# **ST-NXP Wireless** #### IMPORTANT NOTICE Dear customer. As from August 2<sup>nd</sup> 2008, the wireless operations of STMicroelectronics have moved to a new company, ST-NXP Wireless. As a result, the following changes are applicable to the attached document. - Company name STMicroelectronics NV is replaced with ST-NXP Wireless. - **Copyright** the copyright notice at the bottom of the last page "© STMicroelectronics 200x All rights reserved", shall now read: "© ST-NXP Wireless 200x All rights reserved". - Web site <a href="http://www.st.com">http://www.stnwireless.com</a> is replaced with <a href="http://www.stnwireless.com">http://www.stnwireless.com</a> - Contact information the list of sales offices is found at <a href="http://www.stnwireless.com">http://www.stnwireless.com</a> under Contacts. If you have any questions related to the document, please contact our nearest sales office. Thank you for your cooperation and understanding. ST-NXP Wireless ## STw5095 # Low-power asynchronous stereo audio Codec with integrated power amplifiers #### **Features** - 20 bit audio resolution, 8kHz to 96kHz independent rate ADC and DAC - Asynchronous sampling ADC and DAC: they do not require oversampled clock and information on the audio data sampling frequency (fs). Jitter tolerant fs - Wide master clock range: from 4MHz to 32MHz - I<sup>2</sup>C/SPI compatible control I/F - Stereo headphones drivers, handsfree loudspeaker driver, line out drivers - Mixable analog line inputs - Voice filters: 8/16kHz with voice channel filters - Automatic gain control for microphone and linein inputs - Two programmable master/slave serial audio data interfaces (I<sup>2</sup>S, SPI, PCM compatible and other formats) - Frequency programmable clock outputs - Multibit ΣΔ modulators with data weighted averaging ADC and DAC - DSP functions for bass-treble-volume control, mute, mono/stereo selection, voice channel filters, de-emphasis filter and dynamic compression. - 93 dB dynamic range ADC, 0.001% THD with full scale output @ 2.7V - 95 dB dynamic range DAC, 0.02% THD performance @ 2.7V over 16Ω load #### **Analog inputs** - Selectable stereo differential or single-ended microphone amplifier inputs with 51dB range programmable gain - One microphone biasing output - Microphone plug-in and push-button detection input Selectable stereo differential or single-ended line inputs with 38 dB range programmable gain #### **Analog output drivers** - Stereo headphones outputs driving capability: 40 mW (0.1% THD) over 16Ω with 40 dB range programmable gain - Common mode voltage headphones driver (phantom ground) - Balanced loudspeaker output driving capability: up to 500mW (V<sub>CCLS</sub>>3.5V; 1% THD) over 8Ω with 30dB range programmable gain - Transient supression filter during power up and power down - Balanced/unbalanced stereo line outputs driving capability 1kΩ ## **Applications** - Digital cellular telephones with mp3 player, stereo recorder, fm radio stereo listening and recording functions, live music recording - Portable digital players and recorders ## **Description** STw5095 is a low power asynchronous stereo audio CODEC device with headphones amplifiers for high quality audio listening and recording. Contents STw5095 # **Contents** | 1 | Over | view | . 7 | |---|-------|-----------------------------------------------------------|-----| | 2 | Func | tional block diagram | . 8 | | 3 | Pin d | lescription | . 9 | | 4 | Func | tional description | 12 | | | 4.1 | Power supply | 12 | | | 4.2 | Device programming | 12 | | | 4.3 | Power up | 13 | | | 4.4 | Master clock | 14 | | | 4.5 | Data rates | 15 | | | 4.6 | Clock generators and master mode function | 15 | | | 4.7 | Audio digital interfaces | 15 | | | 4.8 | Analog inputs | 17 | | | 4.9 | Analog output drivers | 18 | | | 4.10 | Analog mixer | 19 | | | 4.11 | AD path | 19 | | | 4.12 | DA path | 19 | | | 4.13 | Analog-only operation | 19 | | | 4.14 | Automatic Gain Control (AGC) | 20 | | | 4.15 | Interrupt request: IRQ pin | 20 | | | 4.16 | Headset plug-in and push-button detection | 21 | | | 4.17 | Microphone biasing circuit | 21 | | 5 | Cont | rol registers | 22 | | | 5.1 | Summary | 22 | | | 5.2 | Supply and power control | 23 | | | 5.3 | Gains | 25 | | | 5.4 | DSP control | 29 | | | 5.5 | Analog functions | | | | 5.6 | Digital audio interfaces master mode and clock generators | | | | | - | | | STw5095 | Contents | |---------|----------| | | | | | 5.7 | Digital audio interfaces | 36 | |----|-------|----------------------------------------------------------|----| | | 5.8 | Digital filters, software reset and master clock control | 38 | | | 5.9 | Interrupt control and control interface SPI out mode | 38 | | | 5.10 | AGC | 41 | | 6 | Cont | rol interface and master clock | 43 | | | 6.1 | Control interface I2C mode | 43 | | | 6.2 | Control interface SPI mode | 44 | | | 6.3 | Master clock timing | 46 | | 7 | Audi | o interfaces | 47 | | 8 | Timiı | ng specifications | 51 | | 9 | Oper | ative ranges | 52 | | | 9.1 | Absolute maximum ratings | 52 | | | 9.2 | Operative supply voltage | 52 | | | 9.3 | Power dissipation | 53 | | | 9.4 | Typical power dissipation | 53 | | 10 | Elect | rical characteristics | 55 | | | 10.1 | Digital interfaces | 55 | | | 10.2 | AMCK with sinusoidal input | 55 | | | 10.3 | Analog interfaces | 56 | | | 10.4 | Headset plug-in and push-button detector | 56 | | | 10.5 | Microphone bias | 57 | | | 10.6 | Power supply rejection ratio | 57 | | | 10.7 | LS gain limiter | 57 | | 11 | Anal | og input/output operative ranges | 58 | | | 11.1 | Analog levels | 58 | | | 11.2 | Microphone input levels | 58 | | | 11.3 | Line input levels | 59 | | | 11.4 | Line output levels | 59 | | | 11.5 | Power output levels HP | 60 | | | | | | Contents STw5095 | | 11.6 Power output levels LS | 60 | |----|------------------------------------------------------------------|----| | 12 | Stereo audio ADC specifications | 61 | | 13 | Stereo audio DAC specifications | 62 | | 14 | AD to DA mixing (sidetone) specifications | 63 | | 15 | Stereo analog-only path specifications | 64 | | 16 | ADC (TX) and DAC (RX) specifications with voice filters selected | 65 | | 17 | Typical performance plots | 66 | | 18 | Application schematics | 69 | | 19 | Package outline | 70 | | 20 | Ordering information | 71 | | 21 | Revision history | 71 | STw5095 List of tables # List of tables | l able 1. | Pin description | 9 | |-----------|-------------------------------------------------------------|------| | Table 2. | Control interface timing with I <sup>2</sup> C format | 44 | | Table 3. | Control interface timing with SPI format | 45 | | Table 4. | AMCK timing | | | Table 5. | Audio interface signals timing | 50 | | Table 6. | Absolute maximum ratings | 52 | | Table 7. | Operative power supply | . 52 | | Table 8. | Power dissipation | | | Table 9. | Typical power dissipation - No master clock | | | Table 10. | Typical power dissipation - Master clock AMCK = 13 MHz | 54 | | Table 11. | Digital interfaces electrical characteristics | . 55 | | Table 12. | AMCK with sinusoidal input | 55 | | Table 13. | Analog interfaces | 56 | | Table 14. | Headset plug-in and push-button detector | | | Table 15. | Microphone bias | 57 | | Table 16. | Power supply ratio | 57 | | Table 17. | LS gain limiter | | | Table 18. | Reference full scale analog levels | | | Table 19. | Absolute levels at pins connected to preamplifiers | | | Table 20. | Absolute levels at pins connected to the line-in amplifiers | 59 | | Table 21. | Absolute levels at OLP/OLN, ORP/ORN | | | Table 22. | Absolute levels at HPL - HPR | | | Table 23. | Absolute levels at LSP - LSN (differential) | | | Table 24. | Stereo audio ADC specifications | | | Table 25. | Stereo audio DAC specifications | 62 | | Table 26. | AD to DA mixing (sidetone) specifications | | | Table 27. | Stereo analog-only path specifications | | | Table 28. | ADC and DCA specifications with voice filters selected | | | Table 29. | Package dimensions (mm) | 70 | | Table 30. | Order codes | | | Table 31. | Document revision history | 71 | 57 List of figures STw5095 # **List of figures** | Figure 1. | Pin configuration (top view) | . 7 | |------------|-------------------------------------------------------------|-----| | Figure 2. | STw5095 block diagram | . 8 | | Figure 3. | Power up block diagram | 14 | | Figure 4. | Plug-in and push-button detection application note | 21 | | Figure 5. | Control interface I2C format | | | Figure 6. | Control interface: I2C format timing | 43 | | Figure 7. | Control interface SPI format | | | Figure 8. | Control interface: SPI format timing | 45 | | Figure 9. | Audio interfaces formats: delayed, left and right justified | 47 | | Figure 10. | Audio interfaces formats: DSP, SPI and PCM | | | Figure 11. | Audio interface timings: Master mode | | | Figure 12. | Audio interface timing: Slave mode | | | Figure 13. | A.C. testing input-output waveform | | | Figure 14. | Bass treble control, de-emphasis filter | | | Figure 15. | Dynamic compressor transfer function | | | Figure 16. | ADC audio path measured filter response | | | Figure 17. | ADC in band audio path measured filter response | | | Figure 18. | DAC digital audio filter characteristics | | | Figure 19. | DAC in band digital audio filter characteristics | | | Figure 20. | ADC 96 kHz audio path measured filter response | | | Figure 21. | ADC 96 kHz audio in-band measured filter response | | | Figure 22. | ADC voice TX path measured filter response | | | Figure 23. | ADC voice TX path measured in-band filter response | | | Figure 24. | DAC voice (RX) digital filter characteristics | | | Figure 25. | DAC voice (RX) in-band digital filter characteristics | 67 | | Figure 26. | ADC path FFT | | | Figure 27. | ADC S/N versus input-level | 68 | | Figure 28. | DAC path FFT | | | Figure 29. | DAC S/N versus input-level | | | Figure 30. | Analog path FFT | | | Figure 31. | Analog path S/N versus input-level | | | Figure 32. | STw5095 application schematics | 69 | | Figure 33. | Package mechanical data | 70 | STw5095 Overview ## 1 Overview The STw5095 control registers are accessed through a selectable I<sup>2</sup>C-bus compatible or SPI compatible interface. The STw5095 asynchronous stereo audio CODEC is designed to easily fit in most audio systems because it supports an extended master clock range (any value between 4 MHz and 32 MHz) and at the same time it supports any audio data rate (independent in AD and DA paths) from 8 kHz to 48 kHz and from 88 kHz to 96 kHz, moreover it can tolerate jitter on audio data without degrading performance. The audio data serial interfaces (for AD and DA) can be Master or Slave, are I<sup>2</sup>S compatible and they support other formats that can easily interface to standard serial ports. The two audio interfaces can be used as a single bidirectional interface. Two frequency programmable clock sources are available to generate the master clock for the audio sub-system of other devices. The internal D to A and A to D converters work with up to 24 bit resolution. The supply voltage can be the same for the whole device, in the range 2.4 V to 2.7 V, or it can be differentiated for digital ( $V_{CC}$ : 1.8 V to 2.7 V), analog ( $V_{CCA}$ : 2.4 V to 3.3 V) and loudspeaker driver ( $V_{CCLS}$ : $V_{CCA}$ to 5.5 V) to obtain best performance and maximum power to the loudspeaker (up to 500 mW). STw5095 has multiple analog mixable inputs and outputs. It can directly drive Stereo Headphones without external capacitors and it has a Loudspeaker driver that can also be used for monophonic group listening. Stereo differential and single ended microphones, auxiliary line in stereo and mono signals can be mixed and connected to the ADC or directly to the drivers, mixed also with DAC audio signals. STw5095 stereo audio Codec main applications include multimedia handheld devices such as cellular phones with added low-power high-quality MP3 and/ or FM radio listening/recording features, or any battery powered equipment such as PDAs, Camcorders, etc. that require Stereo Audio Codec with Headphones drivers. Figure 1. Pin configuration (top view) 477 # 2 Functional block diagram Figure 2. STw5095 block diagram Note: This diagram shows the functionality of the device and of some control registers bits but it does not necessarily reflect the exact hardware implementation. **577** STw5095 Pin description # 3 Pin description Table 1. Pin description | Table 1. | Pin description | <i>)</i> | | |----------------------|--------------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin N° | Name | Туре | Description | | D2<br>C2<br>E8<br>D7 | MICLP<br>MICLN<br>MICRP<br>MICRN | Al | Left and Right channel differential pins for microphone input. | | C8 | MBIAS | AO | Microphone Biasing Pin. Fixed voltage reference. | | D1 | CAPMIC | AI | A capacitor must be connected between CAPMIC and Ground. | | C1<br>D8 | AUX1L<br>AUX1R | AI | Left and Right channel single ended pins for microphone or line input. | | E2<br>E1<br>F7<br>F8 | AUX2LP<br>AUX2LN<br>AUX2RP<br>AUX2RN | Al | Left and Right channel differential pins for microphone or line input. | | D3<br>E5 | AUX3L<br>AUX3R | Al | Left and Right channel single ended pins for microphone or line input. | | E3<br>F6 | LINEINL<br>LINEINR | Al | Left and Right channel single ended pins for line input. | | E7 | CAPLINEIN | AI | A capacitor must be connected between CAPLINEIN and Ground. | | G4<br>G5 | LSP,<br>LSN | AO | Analog differential loudspeaker amplifier output for Left channel or Right channel or the sum of both. This output can drive 50nF (with series resistor) or directly an earpiece transductor of $8\Omega$ ; It can deliver up to 500mW. | | F4<br>F5 | LSPS,<br>LSNS | AO | LSPS, LSNS (sense) pins must be connected on the application board to LSP, LSN pins respectively (see application note). The connection must be as close as possible to the pins. | | E4 | CAPLS | AI | A capacitor can be connected between this node and Ground. See application notes | | H2<br>H7 | HPL<br>HPR | AO | Audio single ended headphones amplifier outputs for Left and Right channels. The outputs can drive 50nF (with series resistor) or directly an earpiece transductor of $16\Omega$ | | G3 | VCMHP | AO | Common mode voltage headphones output. The negative pins of headphones left and right speakers can be connected to this pin to avoid decoupling capacitors. | | F3 | VCMHPS | AO | VCMHPS (sense) pin must be connected on the application board to VCMHP pin (see application note). The connection must be as close as possible to the pins. | | G1<br>F1<br>H8<br>G8 | OLP<br>OLN<br>ORP<br>ORN | AO | Audio differential line out amplifier for Left and Right channels. This outputs can drive up to $1k\Omega$ resistive load. Can be used as single ended outputs. | Pin description STw5095 Table 1. Pin description | Table 1. | Pin description | UII | | |----------------------|-----------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | Pin N° | Name | Туре | Description | | C4 | CMOD | DI | Control interface type selector: I <sup>2</sup> C-bus mode or SPI mode. | | A2 | SCLK | DI | Control interface serial clock input. | | B4 | SDA/SDIN | DIOD | Control interface serial data input-output in I <sup>2</sup> C mode (SDA),<br>Control interface serial data input in SPI mode (SDIN). | | C5 | AS/CSB | DI | Control interface address select in I <sup>2</sup> C mode (AS). Interface enable signal in SPI mode (CSB). | | A7 | AD_SYNC | DIO | Frame Sync for stereo A/D converter. | | B7 | DA_SYNC | DIO | Frame Sync for stereo D/A converter. | | A5 | AD_CK | DIO | Serial Data Clock for stereo A/D converter. | | B5 | DA_CK | DIO | Serial Data Clock for stereo D/A converter. | | B6 | AD_DATA | DO | Serial Data Out for stereo A/D converter. | | A8 | DA_DATA | DI | Serial Data In for stereo D/A converter. | | B1 | HDET | AI | Headset detection input (Microphone Plug-in and Push-Button detection). | | B8 | IRQ | DO | Programmable Interrupt output. Active low signal. | | A3 | AD_OCK | DO | Oversampled Clock Out from AD clock generator. | | A4 | DA_OCK | DO | Oversampled Clock Out from DA clock generator. | | A6 | AMCK | DI<br>AI | Master Clock Input. Accepted range 4 MHz to 32 MHz. AMCK is a Digital square wave AMCK is an Analog sinewave (see AMCKSIN Section 5.8 on page 38) | | B2<br>C3<br>D6 | VCCA | Р | Power Supply pins for the analog section. Standard Operating range: from 2.7 V to 3.3 V Low Voltage (LV) Range: from 2.4 V to 2.7 V | | D4<br>E6 | GNDA | Р | Ground pins for the analog section. | | F2 | GNDCM | Р | Ground pin for analog reference. GNDCM can be connected to GNDA. | | G6<br>H1 | VCCP | Р | Power Supply pins for the left and right output drivers (headphones and line-out). Operating range: from $V_{\text{CCA}}$ to 3.3V | | H3<br>H6 | VCCLS | Р | Power Supply pins for the mono differential output driver. Operating range: from $V_{\text{CCA}}$ to 5.5V | | G2<br>G7<br>H4<br>H5 | GNDP | Р | Ground pins for the left, right and mono-differential output drivers. GNDP and GNDA must be connected together. | | B3<br>C6 | VCC | Р | Power Supply pins for the digital section. Operating range: from 1.71 V to 2.7 V | STw5095 Pin description Table 1. Pin description | Pin N° | Name | Туре | Description | |----------|-------|------|-------------------------------------------------------------------------------------------------------------------------| | A1<br>C7 | GND | Р | Ground pins for the digital section. | | D5 | VCCIO | Р | Power Supply pin for the Digital I/O buffers. Operating ranges: from 1.2 V to 1.8 V and from 1.71 V to V <sub>CC</sub> | Note: VCC, VCCA, VCCP, VCCLS can be connected together for low cost applications: Operating range: 2.4 V-2.7 V. #### Type definitions AI - Analog input AO - Analog Output AIO - Analog Input Output DI - Digital Input DO - Digital output DIO - Digital Input Output DIOD - Digital Input Output Open Drain P - Power Supply or Ground ## 4 Functional description #### 4.1 Power supply STw5095 can have different supply voltages for different blocks, to optimize performance, power consumption and connectivity. See *Operative supply voltage on page 52* for voltage definition. The correct sequence to apply supply voltage is to set first (and unset last) the digital I/O supply ( $V_{CCIO}$ ). The other supply voltages can be set in any order and can be disconnected individually, if needed. Disconnection does not cause any harm to the device and no extra current is pulled from any supply during this operation. Moreover if a voltage conflict is detected, like $V_{CCA} < V_{CC}$ (not allowed), simply all blocks connected to $V_{CCA}$ are set to power down and no extra current is pulled from supply. When $V_{CCIO}$ is set and $V_{CC}$ (digital supply) is not set, all the digital output pins are in high impedance state, while the digital inputs are disconnected to avoid power consumption for any input voltage value between GND and $V_{CCIO}$ . Before $V_{CC}$ is disconnected the device has to be reset (SWRES bit in CR30). When the analog supply ( $V_{CCA}$ ) is set and $V_{CC}$ is not set, all the analog inputs are in high impedance state. The control registers are powered by VCC pin (digital supply) so if this pin is disconnected all the information stored in control registers is lost. When the digital supply voltage is set, a power-on-reset (POR) circuit sets all the registers content to the default value and then generates an IRQ signal writing 1 in bits PORMSK and POREV in CR31 and CR32 respectively. All supplies must be on during operation. # 4.2 Device programming STw5095 can be programmed by writing Control Registers with SPI or I<sup>2</sup>C compatible control interface (both slave). The interface is always active, there is no need to have the master clock running to program the device registers. The choice between the two interfaces is done via an input pin (CMOD): 1. CMOD connected to GND: I<sup>2</sup>C compatible mode selected The device address is selected with AS pin: AS connected to GND: chip address 00110101(35hex) for reading, 00110100 (34hex) for writing AS connected to V<sub>CCIO</sub>: chip address 00110111(37hex) for reading, 00110110 (36hex) for writing - When this mode is selected control registers are accessed through pins: - SCLK (clock) - SDA (serial data out/in, open drain) - 3. CMOD connected to V<sub>CCIO</sub>: SPI compatible mode selected When this mode is selected control registers are accessed through: CSB (chip select, active low) SCLK (clock) SDIN (serial data in) AD\_OCK or DA\_OCK or IRQ (serial data out, if selected) **Device Programming:** I<sup>2</sup>C. The I<sup>2</sup>C Control Interface timing is shown in *Section 6.1 on page 43*. The interface has an internal counter that keeps the current address of the control register to be read or written. At each write access of the interface the address counter is loaded with the data of the *register address* field. The value in the address counter is increased after each data byte read or write. It is possible to access the interface in 2 modes: single-byte mode in which the address and data of a single register are specified, and multi-byte mode in which the address of the first register to be written or read is specified and all the following bytes exchanged are the data of successive registers starting from the one specified (in multi-byte mode the internal address counter restart from register 0 after the last register 36). Using the multi-byte mode it is possible to write or read all the registers with a single access to the device on the I<sup>2</sup>C bus. **Device Programming: SPI.** The SPI Control Interface timing is shown in *Section 6.2 on page 44*. Bits SPIOSEL (SPI Output Select) in CR33 control the out pin selection for serial data out (none, AD\_OCK, DA\_OCK or IRQ), while bit SPIOHIZ=1 in CR33 selects the high impedance state of serial data out pin when idle. The first bit sent on SDIN, after CSB falling edge, sets the interface for writing (SDIN=1) or reading (SDIN=0), then a 7-bit Control Register address follows. If the interface is set for writing then the last 8 bits on SDIN are written in the control register. If the interface is set for reading then after the 7 bit address STw5095 sends out 8 bits data on the pin selected with bits SPIOSEL in CR33, while bits present at SDIN pin are ignored. If SPIOSEL=00 (no out pin selected) the reading access on SPI interface can still be useful to clear the IRQ event bits in CR32. #### 4.3 Power up STw5095 internal blocks can individually be switched on and off according to the user needs. A general Power Up bit is present at bit 7 of CR0. The output drivers should always be powered up after the general power up. See the following drawing to select the needed block for the desired function. A fast-settling function is activated to quickly charge external capacitors when the device is switched on (CAPLS, CAPLINEIN and CAPMIC). Figure 3. Power up block diagram #### 4.4 Master clock The master clock pin (AMCK) accepts any frequency from 4 MHz to 32 MHz. The 4-32 MHz range is divided in sub-ranges that have to be programmed in bits CKRANGE in CR30. The jitter and spectral properties of this clock have a direct impact on the DAC and ADC performance because it is used to directly or by integer division drive the continuous-time to sampled-time interfaces. Note that AMCK clock des not need to have any relation to any other digital or analog input or output. AMCK can be either a squarewave or a sinewave, bit AMCKSIN in CR30 selects the proper input mode. When a sinewave is used as input, AMCK pin must be decoupled with a capacitor. Specification for sinusoidal input can be found in *Section 10.2: AMCK with sinusoidal input on page 55*. The AMCK clock is not needed when only analog functions are used. For this purpose an internal oscillator with no external components can be used to operate the device (see *Analog-only operation on page 19*). #### 4.5 Data rates STw5095 supports any data rate in 2 ranges: 8 kHz to 48 kHz and 88 kHz to 96 kHz. The range is selected with bits DA96K and AD96K in CR29 for AD and DA paths respectively. Note: When AD96K=1 it is required to have DA96K=1. The rates are fully independent in A/D and D/A paths. Moreover the rates do not have to be specified to the device and they can change on the fly, within one range, while data is flowing. The 2 audio data interfaces (for A/D and D/A) can independently operate in master or slave mode. #### 4.6 Clock generators and master mode function STw5095 provides 2 internal clock generators that can drive, if needed, the audio interfaces (master mode), and/or two independent master clocks. The AMCK clock input frequency is internally raised via a PLL to obtain a clock (MCK) in the range 32 MHz to 48 MHz. The ratio MCK/AMCK is defined in CR30 (see MCKCOEFF in Section 5.6 on page 34). MCK is used to obtain, by fractional division, the oversampled clock (OCK), word clock (SYNC) and bit clock (CK), that will therefore have edges aligned with MCK (the OCK period can have jitter of 1 MCK period). The frequency of OCK, SYNC and CK is set with DAOCKF in CR21/20 for DA interface, and ADOCKF in CR24/23 for AD interface. The ratio between OCK and SYNC clocks is selected with bit DAOCK512 in CR22 for DA interface and bit ADOCK512 in CR25 for AD interface. The ratio between CK and SYNC clocks depends on the selected interface format (see *Audio digital interfaces* paragraph below). Note that SPI format can only be slave. The ADOCK and DAOCK output clocks are activated by bits ENADOCK and ENDAOCK respectively, while master mode generation is activated with two bits: first ADMAST (DAMAST) sets ADSYNC and ADCK (DASYNC and DACK) pins as outputs, then ADMASTGEN (DAMASTGEN) generates the SYNC and CK clocks. The logical value at SYNC and CK pins before data generation depends on the interface selected format. See description of CR20 to CR25 for further details. ## 4.7 Audio digital interfaces Two separate audio data interfaces are provided for AD and DA paths to have maximum flexibility in communicating with other devices. The 2 interfaces can have different rates and can work in different formats and modes (i.e AD interface can be 8 kHz PCM slave while DA is 44.1 kHz I<sup>2</sup>S master). The pins used by the interfaces are: AD\_SYNC, AD\_CK and AD\_DATA for AD path word clock, bit clock and data, respectively, and DA\_SYNC, DA\_CK and DA\_DATA for DA path word clock, bit clock and data, respectively. Data is exchanged with MSB first and left channel data first in all formats. Data word-length is selected with bits DAWL in CR26 and ADWL in CR27. AD\_DATA pin, outside the selected time slot, is in the impedance condition selected by bit ADHIZ in CR28 in all data formats except Right-Aligned-Format. In the following paragraphs SYNC, CK and DATA will be used when the distinction between AD and DA is not relevant. When Master Mode is selected (bits DAMAST and ADMAST in CR22 and CR25 respectively) the SYNC and CK clocks are generated internally. In addition, an oversampled clock can be generated for each interface (AD\_OCK and DA\_OCK). The OCK clock is available in Slave Mode also, if needed. The AD and DA interfaces can also be used as a single bidirectional interface when they are configured with the same format (Delayed, DSP, etc.) and AD\_SYNC is connected to DA\_SYNC and DA\_CK to AD\_CK. Master Mode is still available selecting ADMAST or DAMAST (not both). The interfaces features are controlled with control registers CR26, CR27 and CR28. Supported operating formats: - Delayed-Format (I<sup>2</sup>S compatible) (DAFORM or ADFORM =000): the Audio Interface is I<sup>2</sup>S compatible (*Figure 9 on page 47*). The number of CK periods within one SYNC period is not relevant, as long as enough CK periods are used to transfer the data and the maximum frequency limit specified for bit clock is not exceeded. CK can be either a continuous clock or a sequence of bursts. In master mode there are 32 CK periods per SYNC period (that means 16 CK periods per channel) when the word length is 16 bit, while there are 64 CK periods per SYNC period (or 32 CK periods per channel) when word length is 18bit or higher. Bits ADSYNCP, DASYNCP and ADCKP, DACKP affect the interface format inverting the polarity of SYNC and CK pins respectively. - **Left-Aligned-Format** (DAFORM or ADFORM =001): this format is equivalent to Delayed-Format without the 1 bit clock delay at the beginning of each frame (*Figure 9 on page 47*). - **Right-Aligned-Format** (DAFORM or ADFORM =010): this format is equivalent to Delayed-Format, except that the Audio Data is right aligned and that the number of CK periods is fixed to 64 for each SYNC period (*Figure 9 on page 47*). - DSP-Format (DAFORM or ADFORM =011) in this format the Audio Interface starting from a frame sync pulse on SYNC receives (DA) or sends (AD) the Left and Right data one after the other (*Figure 10 on page 48*). The number of CK periods within one SYNC period is not relevant, as long as enough CK periods are used to transfer the data and the maximum frequency limit specified for bit clock is not exceeded. CK can be either a continuous clock or a sequence of bursts. In Master Mode there are 32 CK periods per SYNC period when the word length is 16 bit, while there are 64 CK periods per SYNC period when word length is 18bit or higher. Bit CKP (ADCKP and DACKP) affects the interface format inverting the polarity of CK pin. Bit SYNCP (ADSYNCP and DASYNCP) switches between delayed (SYNCP=0) and non delayed (SYNCP=1) formats. - DSP-Format is suited to interface with a Multi-Channel Serial Port. - SPI-Format (DAFORM or ADFORM =100) in this format Left and Right data is received with separate data burst. Every burst is identified with a low level on SYNC signal (Figure 10 on page 48). There is no timing difference between the Left and Right data burst: the two channels are identified by the startup order: the first burst after AD path or DA path power-up identifies the Left channel data, the second one is the Right channel data, then Left and Right data repeat one after the other. CK must have 16 periods per channel in case of 16 bit data word and 32 periods per channel in case of 18 bit to 32 bit data word. The SPI interface can be configured as a single-channel (mono) interface with bit SPIM (ADSPIM and DASPIM). The mono interface always exchanges the left channel sample. SPI-Format can only be Slave: if Master Mode is selected the CK and SYNC pins are set to 0. Bit CKP (ADCKP and DACKP) affects the interface format inverting the polarity of CK pin. • PCM-Format (DAFORM or ADFORM =111): this format is monophonic, as it can only receive (DA) and transmit (AD) single channel data (Figure 10 on page 48). It is mainly used when voice filters are selected. If audio filters are used then the same sample is sent from DA-PCM interface to both channel of DA path, and the left channel sample from AD path is sent to AD-PCM interface. If in the AD path the right channel has to be sent to the PCM interface then the following must be set: ADRTOL=1 (CR27) and ENADCL=0 (CR1). In Master Mode the number of CK periods per SYNC period is between 16 and 512 (see DAPCMF in CR22 and ADPCMF in CR25, Section 5.6 on page 34 for details). Bit CKP (ADCKP and DACKP) affects the interface format inverting the polarity of CK pin. Bit SYNCP (ADSYNCP and DASYNCP) switches between delayed (SYNCP=0) and non delayed (SYNCP=1) formats. ## 4.8 Analog inputs STw5095 has a stereo Microphone preamplifier and a stereo Line In amplifier, with inputs selectable among 5: MIC (for Microphone preamplifier only), LINEIN (for Line In amplifier only) and 3 different AUX inputs (for Microphone and Line In amplifiers). The AUX inputs can be used simultaneously for Line In amplifiers and Microphone preamplifiers. - Microphone preamplifier: it has a very low noise input, specifically designed for low amplitude signals. For this reason it has a high input gain (up to 39 dB) keeping a constant 50 kΩ input impedance for the whole gain range. However it can also be used as a line in preamplifier because it can accept a high dynamic input signal (up to 4 V<sub>pp</sub>). There are two separate gain and attenuation stages in order to improve the S/N ratio when the preamplifier output range is below full scale (volume control). The gain and attenuation controls are separate for left and right channel (CR3 and CR4 respectively). The Preamplifier input is selected with bits MICSEL in CR18, and it is disconnected when MICMUTE=1. If a single ended input is selected then the preamplifier uses the selected pin as the positive input and connects the negative input (for both left and right channels) to CAPMIC pin, which has to be connected through a capacitor to a low noise ground (typically the same reference ground of the input). The stereo Microphone preamplifier is powered up with bits ENMICL and ENMICR in CR1. - Line In amplifier: it is designed for high level input signal. The input gain is in the range -20 dB up to 18 dB. The Line In amplifier input is selected with bits LINSEL in CR18, and it is disconnected when LINMUTE=1. If a single ended input is selected then the amplifier uses the selected pin as the positive input and connects the negative input (for both left and right channels) to CAPLINEIN pin, which has to be connected through a capacitor to a low noise ground (typically the same reference ground of the input). The stereo Line In amplifier is powered up with bits ENLINL and ENLINR in CR1. 577 #### 4.9 Analog output drivers STw5095 provides 3 different analog signal outputs and 1 common mode reference output: - Line Out Drivers: it is a stereo differential output, it can be used as single-ended output just by using the positive or negative pin. It can drive 1 kΩ resistive load. The load can be connected between the positive and negative pins or between one pin and ground through a decoupling capacitor. The output gain is regulated with LOG bits in CR7, in the range 0 to -18 dB, simultaneously for left and right channels. When used as a single ended output the effective gain is 6 dB lower. It is muted with bit MUTELO in CR19. The input signal of this stereo output can come from the analog mixer or directly from MIC preamplifiers. The output Common Mode Voltage level is controlled with bits VCML in CR19. The supply voltage of line out drivers is V<sub>CCP</sub>. - The Line Out Drivers are powered up with bits ENLOL and ENLOR in CR1. The output pins are in high impedance state with a $180k\Omega$ pull-down resistor when the Line Out Drivers are powered down. - Headphones Drivers: it is a stereo single ended output. It can drive 16 Ohm resistive load and deliver up to 40 mW. The output gain is regulated with HPLG and HPRG bits in CR8 and CR9 respectively, with a range of -40 to 6 dB. It is muted with bit MUTEHP in CR19. The input signal of this stereo output comes from the analog mixer. The output Common Mode Voltage is controlled with bits VCML in CR19. The supply voltage of headphones drivers is V<sub>CCP</sub>. - The Headphones Drivers are powered up with bits ENHPL and ENHPR in CR2. The output pins are in high impedance state when the Headphones Drivers are powered down - Common Mode Voltage Driver: it is a single ended output with output voltage value selectable with bits VCML in CR19, from 1.2 V to 1.65 V in steps of 150 mV. The output voltage should be set to the value closest to V<sub>CCP</sub>/2 to optimize output drivers performance. The Common Mode Voltage Driver is designed to be connected to the common pin of stereo headphones, so that decoupling capacitors are not needed at HPL and HPR outputs. The supply voltage of the common mode voltage driver is V<sub>CCP</sub>. - The Common Mode Voltage Driver is powered up with bit ENHPVCM in CR2. The output pin is in high impedance state when the Common Mode Voltage Driver is powered down. - Loudspeaker Driver: it is a monophonic differential output. It can drive 8 Ω resistive load and deliver up to 500 mW to the load. The output gain is regulated with LSG bits in CR7, in the range -24 to +6 dB. The input signal of the loudspeaker driver comes from the analog mixers: bits LSSEL in CR29 select left channel, right channel, (L+R)/2 (mono) or mute. The output Common Mode Voltage is obtained with an internal voltage divider from V<sub>CCLS</sub> and it is connected to CAPLS pin. The supply voltage of the loudspeaker driver is V<sub>CCLS</sub>. - The Loudspeaker Driver is powered up with bit ENLS in CR2. The output pin is in high impedance state when the Loudspeaker Driver is powered down. #### Note: Note on direct connection of V<sub>CCLS</sub> To the battery: The voltage of batteries of handheld devices during charging is usually below 5.5 V, making $V_{CCLS}$ supply pin suitable for a direct connection to the battery. In this case if STw5095 is delivering the maximum power to the load and the ambient temperature is above 70 °C then the simultaneous charging of the battery can overheat the device. A basic protection scheme is implemented in STw5095 (activated with bit LSLIM in CR19): it limits the maximum gain of the loudspeaker to -6 dB when $V_{CCLS}$ is above 4.2 V, and it removes the limit for $V_{CCLS}$ below 4.0 V. The loudspeaker gain is left unchanged if it is set below -6 dB with bits LSG. This event ( $V_{CCLS} > 4.2 \text{ V}$ ) can generate, if enabled (bit VLSMSK in CR31), an IRQ signal. ### 4.10 Analog mixer STw5095 can send to the output drivers the sum of stereo audio signals from 3 different sources, DA path (bit MIXDAC in CR17), Microphone Preamplifiers (bit MIXMIC in CR17) and Line In Amplifiers (bit MIXLIN in CR17). The mixer does not have a gain control on the inputs, therefore the user should reduce the levels of the input signals within the analog signal range. The stereo Analog Mixer is powered up with bits ENMIXL and ENMIXR in CR2. ## 4.11 AD path The AD path converts audio signals from Microphone Preamplifiers (selected with bit ADMIC in CR17) and Line In Amplifiers (bit ADLIN in CR17) inputs to digital domain. If both inputs are selected then the sum of the two is converted. After AD conversion the audio data is resampled with a sample rate converter and then processed with the internal DSP. Two different filters are selectable in the DSP (bit ADVOICE in CR29): stereo Audio Filter, with DC offset removal and FIR image filtering; and a standard mono Voice-channel filter (uses left channel input and feeds both channel output). The AD path includes a digital gain control (ADCLG, ADCRG in CR12 and CR13 respectively) in the range -57 to +8 dB. The maximum gain from Mic Preamplifier to AD interface is then 47 dB. When Audio filter is selected in both AD and DA paths then DA audio data can be summed to AD data and sent to the AD Audio Interface (see DA2ADG in CR15). Left and Right channels can be independently switched on and off to save power, if needed (bits ENADCL and ENADCR in CR1) ## 4.12 DA path The DA path converts digital data from the digital audio interface to analog domain and feeds it to the analog mixer. Incoming audio data is processed with a DSP where different filters are selectable (bit DAVOICE in CR29): Audio Filter, stereo, with FIR image filtering, bass and treble controls (bits BASS and TREBLE in CR14), de-emphasis filter; and a standard Voice-channel filter, mono (uses left channel input and feeds both channel output). A dynamic compression function is available for both audio and voice filters (bit DYNC in CR14). The DA path includes a digital gain control (DACLG, DACRG in CR10 and CR11 respectively) in the range -65 to 0 dB. AD to DA mixing (sidetone) can be enabled: see CR16 for details. Left and Right channel can be independently switched on and off to save power, if needed (bits ENDACL and ENDACR in CR1) ## 4.13 Analog-only operation STw5095 can operate without AMCK master clock if analog-only functions are used. It is possible to mix Microphone and Line In preamplifiers signals and listen through headphones, loudspeaker or send them to line-out. The analog-only operation is enabled with bit ENOSC in CR0. When ENOSC=1 the AD and DA paths cannot be used. 577 In Analog Mode STw5095 can handle two different stereo audio signals, so it can be used as a front end for an external voice codec that does not include microphone preamplifiers and power drivers: mic signal is sent through Microphone preamplifiers directly to line out drivers (Transmit path), while Receive signal is sent through Line In amplifiers to the selected power drivers. ### 4.14 Automatic Gain Control (AGC) STw5095 provides a digital Automatic Gain Control in AD path. The circuit can control the input gain at MIC preamplifier, Line In amplifier or both (bits ENAGCMIC and ENAGCLIN in CR35). When one input is selected, the center gain value used for the input is fixed with bits MICLG, MICRG, LINLG and LINRG in CR3 to CR6 (like in normal operation), then the AGC circuit adds to all the gains a value in the range -10.5 dB to +10.5 dB (or, extended with bit AGCRANGE in CR35, -21 dB to 21 dB), in order to obtain an average level at the digital interface output in the range -6 dB to -30 dB (selected with bits AGCLEV in CR35). The AGC added gain acts directly in the input gain, to avoid input saturation and improve S/N ratio, so it cannot exceed the input gain range. When MIC and Line-In inputs are selected simultaneously the control is performed on the sum of the two, preserving the balance fixed with input gains. Different values for Attack and Decay constants can be selected, depending on the kind of signal the AGC has to control (i.e. voice, music). The Attack and Decay time constants are related to the AD data rate (see bits AGCATT and AGCDEL in CR34). #### 4.15 Interrupt request: IRQ pin STw5095 interrupt request feature can signal to a control device the occurrence of particular events. Two control registers are used to choose the behavior of IRQ pin: the first is a Status/Event Register (CR32), where bits can represent the status of an internal function (i.e. a voltage is above or below a threshold) or an event (i.e. a voltage changed crossing a threshold); the second is a Mask Register (CR31) where if a bit in the mask is set to 1 then the corresponding bit in the Status/Event Register can affect IRQ pin status. The IRQ pin is always active low. At $V_{CC}$ power up an interrupt request is generated by the Power-On-Reset circuit that sets to 1 bits PORMSK in CR31 and POREV in CR32. After this event the PORMSK bit should be cleared by the user and bit IRQCMOS in CR33 should be set according to the application (open drain or CMOS). When an IRQ event occurs and SPI control interface is selected with no serial output pin it is still possible to identify the event (and relative status) that generated the interrupt request. This can be done by setting the IRQ mask/enable bits (in CR31) one at the time (with successive writings) and reading the IRQ pin status. A simple example of this is the headset plug-in detection: at first we set bit HSDETMSK=1 in CR31 (with all the other bits set to 0). If there is an interrupt request then we set HSDETMSK=0 and HSDETEN=1, so we can read the HSDET status at IRQ pin. Then we read CR32 to clear its content (even if no data is sent out). 21/72 ## 4.16 Headset plug-in and push-button detection STw5095 can detect the plug-in of a microphone connector and the press/release event of a call/answer push-button. An application example can be found below, while specifications can be found in *Section 10.4 on page 56*. Figure 4. Plug-in and push-button detection application note ## 4.17 Microphone biasing circuit The Microphone Biasing Circuit can drive mono or stereo microphones and can switch them off when not needed in order to save the current used by the microphone biasing network. Two bits control the behavior of the microphone bias circuit: MBIAS in CR17 enables the circuit (fixed voltage at MBIAS pin), while bit MBIASPD in CR17 affects the behavior of MBIAS pin when the function is not enabled. In particular when MBIASPD=1 the MBIAS pin is pulled down, otherwise it is left in tristate mode. The specification for the microphone biasing circuit can be found in *Section 4.17 on page 21*, and an application note is shown in *Section 18 on page 69*. # 5 Control registers # 5.1 Summary | CR#<br>(hex) | Description | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Def. | |--------------|----------------------------|---------|------------|-------------|-----------|----------|-------------|--------------|---------|-----------| | CR0 (00h) | Supply & Power Control #1 | POWERUP | ENANA | ENAMCK | ENOSC | ENPLL | ENHSD | A24V | D12V | 0000 0000 | | CR1 (01h) | Power Control #2 | ENADCL | ENADCR | ENDACL | ENDACR | ENMICL | ENMICR | ENLINL | ENLINR | 0000 0000 | | CR2 (02h) | Power Control #3 | ENLOL | ENLOR | ENHPL | ENHPR | ENHPVCM | ENLS | ENMIXL | ENMIXR | 0000 0000 | | CR3 (03h) | Mic Gain Left | | MICLA(2:0) | | | | MICLG(4:0) | | | 0000 0000 | | CR4 (04h) | Mic Gain Right | | MICRA(2:0) | | | | MICRG(4:0) | | | 0000 0000 | | CR5 (05h) | Line in Gain Left | Х | Х | Х | | | LINLG(4:0) | | | 0000 1001 | | CR6 (06h) | Line in Gain Right | Х | Х | Х | | | LINRG(4:0) | | | 0000 1001 | | CR7 (07h) | LO gain & LS gain | Х | | LOG(2:0) | | | LSG | (3:0) | | 0000 0011 | | CR8 (08h) | HPL Gain | Х | Х | х | | | HPLG(4:0) | | | 0000 0011 | | CR9 (09h) | HPR Gain | Х | Х | х | | | HPRG(4:0) | | | 0000 0011 | | CR10 (0Ah) | DAC Digital Gain Left | Х | Х | | | DACL | G(5:0) | | | 0000 0000 | | CR11 (0Bh) | DAC Digital Gain Right | Х | Х | | | DACR | G(5:0) | | | 0000 0000 | | CR12 (0Ch) | ADC Digital Gain Left | Х | Х | | | ADCL | G(5:0) | | | 0000 1000 | | CR13 (0Dh) | ADC Digital Gain Right | Х | Х | | | ADCR | G(5:0) | | | 0000 1000 | | CR14 (0Eh) | Bass/Treble/De-emphasis | DYNC | | TREBLE(2:0) | | | BAS | S(3:0) | | 0000 0000 | | CR15 (0Fh) | DA to AD mixing gain | Х | Х | Х | | • | DA2ADG(4:0) | | | 0000 0000 | | CR16 (10h) | AD to DA mix/sidetone gain | Х | Х | | • | AD2DA | G(5:0) | | | 0000 0000 | | CR17 (11h) | Mixer Switches & Mic Bias | MBIAS | MBIASPD | ADMIC | ADLIN | MIXMIC | MIXLIN | MIXDAC | MICLO | 0000 0000 | | CR18 (12h) | Input Switches | Х | IN2VCM | LINMUTE | LINSE | L(1:0) | MICMUTE | MICSE | EL(1:0) | 0010 0100 | | CR19 (13h) | Drivers Control | VCMI | L(1:0) | х | MUTELO | MUTEHP | LSLIM | LSSE | L(1:0) | 0101 1000 | | CR20 (14h) | DAOCK Frequency Ls byte | | | | DAOC | KF(7:0) | | | | 0000 0000 | | CR21 (15h) | DAOCK Frequency Ms byte | | | | DAOCI | KF(15:8) | | | | 0000 0000 | | CR22 (16h) | DA Clock Generator Control | Х | Х | DAMAST | DAMASTGEN | ENDAOCK | DAOCK512 | DAPC | MF(1:0) | 0000 0000 | | CR23 (17h) | ADOCK Frequency Ls byte | | | • | ADOC | KF(7:0) | | | | 0000 0000 | | CR24 (18h) | ADOCK Frequency Ms byte | | | | ADOC | KF(15:8) | | | | 0000 0000 | | CR25 (19h) | AD Clock Generator Control | Х | Х | ADMAST | ADMASTGEN | ENADOCK | ADOCK512 | ADPC | MF(1:0) | 0000 0000 | | CR26 (1Ah) | DAC Data IF Control | Х | | DAFORM(2:0) | ) | DASPIM | | DAWL(2:0) | | 0000 0000 | | CR27 (1Bh) | ADC Data IF Control | ADRTOL | | ADFORM2:0) | | ADSPIM | | ADWL(2:0) | | 0000 0000 | | CR28 (1Ch) | DAC&ADC Data IF Control | AMCKINV | DACKP | DASYNCP | DAMONO | ADCKP | ADSYNCP | ADMONO | ADHIZ | 0000 0000 | | CR29 (1Dh) | Digital Filters Control | Х | DAVOICE | DA96K | RXNH | ADVOICE | AD96K | ADNH | TXNH | 0000 0000 | | CR30 (1Eh) | Soft Reset & AMCK Range | SWRES | Х | х | Х | AMCKSIN | | CKRANGE(2:0) | | 0000 0000 | | CR31 (1Fh) | interrupt Mask | VLSHEN | PUSHBEN | HSDETEN | VLSHMSK | PUSHBMSK | HSDETMSK | OVFMSK | PORMSK | 0000 0000 | | CR32 (20h) | Interrupt Status | VLSH | PUSHB | HSDET | VLSHEV | PUSHBEV | HSDETEV | OVFEV | POREV | 0000 0000 | | CR33 (21h) | Misc. Control | Х | Х | SPIOHIZ | SPIOSE | EL(1:0) | IRQCMOS | OVFDA | OVFAD | 0000 0000 | | CR34 (22h) | AGC Attack/Decay coeff. | | AGC | ATT(3:0) | | | AGCDI | EC(3:0) | | 0000 0000 | | CR35 (23h) | AGC Control | Х | ENAGCLIN | ENAGCMIC | AGCRANGE | | AGCLI | EV(3:0) | | 0000 0000 | | CR36 (24h) | RESERVED | Х | Х | Х | Х | Х | Х | Х | Х | 0000 0000 | Note: X reserved, write zero # 5.2 Supply and power control | CR#<br>(hex) | Description | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Def. | |--------------|---------------------------|---------|--------|--------|--------|---------|--------|--------|--------|-----------| | CR0 (00h) | Supply & Power Control #1 | POWERUP | ENANA | ENAMCK | ENOSC | ENPLL | ENHSD | A24V | D12V | 0000 0000 | | CR1 (01h) | Power Control #2 | ENADCL | ENADCR | ENDACL | ENDACR | ENMICL | ENMICR | ENLINL | ENLINR | 0000 0000 | | CR2 (02h) | Power Control #3 | ENLOL | ENLOR | ENHPL | ENHPR | ENHPVCM | ENLS | ENMIXL | ENMIXR | 0000 0000 | | Bits | Name | Val. | CR0 Description | Def. | |------|---------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------|------| | 7 | POWERUP | 1<br>0 | All the enabled analog and digital blocks are in power up All the device is in power down | 0 | | 6 | ENANA | 1<br>0 | The analog blocks can be enabled All the analog blocks are in power down | 0 | | 5 | ENAMCK | 1<br>0 | AMCK clock input pin is enabled AMCK clock input pin is disabled | 0 | | 4 | ENOSC | 1<br>0 | The Internal Oscillator is enabled. The analog blocks use Oscillator clock The Internal Oscillator is in power down | 0 | | 3 | ENPLL | 1<br>0 | The PLL is enabled The PLL is in power down | 0 | | 2 | ENHSD | 1<br>0 | The Headset Plug-in Detector is enabled The Headset Plug-in Detector is disabled | 0 | | 1 | A24V | 1<br>0 | Analog Supply Pins voltage range is 2.4V <v<sub>CCA&lt;2.7V Analog Supply Pins voltage range is 2.7V<v<sub>CCA&lt;3.3V</v<sub></v<sub> | 0 | | 0 | D12V | 1<br>0 | Digital I/O Pins voltage range is 1.2V <v<sub>CCIO&lt;1.8V Digital I/O Pins voltage range is 1.71V<v<sub>CCIO<v<sub>CC</v<sub></v<sub></v<sub> | 0 | | Bits | Name | Value | CR1 Description | Def. | |------|--------|--------|-----------------------------------------------------------------------------------------------------------------|------| | 7 | ENADCL | 1<br>0 | The left channel A/D converter is enabled The left channel A/D converter is in power down | 0 | | 6 | ENADCR | 1<br>0 | The right channel A/D converter is enabled The right channel A/D converter is in power down | 0 | | 5 | ENDACL | 1<br>0 | The left channel D/A converter is enabled The left channel D/A converter is in power down | 0 | | 4 | ENDACR | 1<br>0 | The right channel D/A converter is enabled The right channel D/A converter is in power down | 0 | | 3 | ENMICL | 1<br>0 | The left channel microphone preamplifier is enabled The left channel microphone preamplifier is in power down | 0 | | 2 | ENMICR | 1<br>0 | The right channel microphone preamplifier is enabled The right channel microphone preamplifier is in power down | 0 | | 1 | ENLINL | 1<br>0 | The left channel line-in preamplifier is enabled The left channel line-in preamplifier is in power down | 0 | | 0 | ENLINR | 1<br>0 | The right channel line-in preamplifier is enabled The right channel line-in preamplifier is in power down | 0 | | Bit # | Name | Value | CR2 Description | Def. | |-------|---------|--------|-------------------------------------------------------------------------------------------------------------------------|------| | 7 | ENLOL | 1<br>0 | The left channel line out driver is enabled The left channel line out driver is in power down (default) | 0 | | 6 | ENLOR | 1 | The right channel line out driver is enabled | 0 | | 0 | LINEOR | 0 | The right channel line out driver is in power down (default) | U | | 5 | ENHPL | 1 | The left channel headphones driver is enabled | 0 | | | | 0 | The left channel headphones driver is in power down (default) | | | 4 | ENHPR | 1<br>0 | The right channel headphones driver is enabled The right channel headphones driver is in power down (default) | 0 | | | | 1 | | | | 3 | ENHPVCM | 0 | The headphones reference voltage generator is enabled The headphones reference voltage generator is in power down (def) | 0 | | 2 | ENLS | 1 | The $8\Omega$ loudspeaker amplifier is enabled | 0 | | | LINEO | 0 | The $8\Omega$ loudspeaker amplifier is in power down (default) | Ü | | 1 | ENMIXL | 1 | The left channel analog output mixer is enabled | 0 | | | LIMINAL | 0 | The left channel analog output mixer is in power down (default) | J | | 0 | ENMIXR | 1 | The right channel analog output mixer is enabled | 0 | | | 2 | 0 | The right channel analog output mixer is in power down (default) | | # 5.3 Gains | CR#<br>(hex) | Description | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Def. | |--------------|------------------------|----|------------|------------|-----------------|------|-----------|-----------|-----------|-----------| | CR3 (03h) | Mic Gain Left | | MICLA(2:0) | | MICLG(4:0) | | | | 0000 0000 | | | CR4 (04h) | Mic Gain Right | | MICRA(2:0) | | MICRG(4:0) | | | | 0000 0000 | | | CR5 (05h) | Line in Gain Left | Х | Х | Х | LINLG(4:0) | | | | 0000 1001 | | | CR6 (06h) | Line in Gain Right | Х | Х | Х | LINRG(4:0) | | | | 0000 1001 | | | CR7 (07h) | LO gain & LS gain | Х | | LOG(2:0) | S(2:0) LSG(3:0) | | | | 0000 0011 | | | CR8 (08h) | HPL Gain | Х | Х | Х | | | HPLG(4:0) | | | 0000 0011 | | CR9 (09h) | HPR Gain | Х | Х | Х | X HPRG(4:0) | | | | 0000 0011 | | | CR10 (0Ah) | DAC Digital Gain Left | Х | Х | DACLG(5:0) | | | | 0000 0000 | | | | CR11 (0Bh) | DAC Digital Gain Right | Х | Х | DACRG(5:0) | | | | 0000 0000 | | | | CR12 (0Ch) | ADC Digital Gain Left | х | Х | ADCLG(5:0) | | | | 0000 1000 | | | | CR13 (0Dh) | ADC Digital Gain Right | Х | Х | | | ADCR | RG(5:0) | | | 0000 1000 | | Bits | Name CR3<br>Name CR4 | Value | CR3 and CR4 Description | Def. | |------|--------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------| | 7-5 | MICLA(2:0)<br>MICRA(2:0) | 000<br>001<br>010<br><br>110 | Left (CR3) and Right (CR4) Channels Microphone Attenuation 0.0 dB Gain (default) -1.5 dB Gain -3.0 dB Gainstep 1.5 dB -9.0 dB Gain -12.0 dB Gain | 000 | | 4-0 | MICLG(4:0)<br>MICRG(4:0) | 00000<br>00001<br>00010<br><br>11010 | Left (CR3) and Right (CR4) Channels Microphone Gain 0.0 dB Gain (default) 1.5 dB Gain 3.0 dB Gainstep 1.5 dB 39.0 dB Gain | 00000 | | Bits | Name CR5<br>Name CR6 | Value | CR5 and CR6 Description | Def. | |------|--------------------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------| | 4-0 | LINLG(4:0)<br>LINRG(4:0) | 00000<br>00001<br>00010<br><br>01001<br> | Left (CR5) and Right (CR6) Channels Line In Gain 18.0 dB Gain 16.0 dB Gain 14.0 dB Gainstep 2.0 dB 0.0 dB Gain (default)step 2.0 dB -20.0 dB Gain | 01001 | | Bits | Name | Value | CR7 Description | | | | |------|----------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--|--| | 6-4 | LOG(2:0) | 000<br>001<br>010<br> | Left and Right Channel Line Out Drivers Gain Gain to Differential Output Equivalent Single-Ended Gain -18.0 dB Gain (default) -24.0 dB Gain (default) -15.0 dB Gain -21.0 dB Gain -12.0 dB Gain -18.0 dB Gainstep 3 dBstep 3 dB 00 dB Gain -6.0 dB Gain | 000 | | | | 3-0 | LSG(3:0) | 0000<br>0001<br>0010<br>0011<br> | 8Ω Loudspeaker Gain 6.0dB Gain 4.0dB Gain 2.0 dB Gain 0.0dB Gain (default)step 2.0 dB -24.0dB Gain | 0011 | | | | Bits | Name CR8<br>Name CR9 | Value | CR8 and CR9 Description | Def. | |------|------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------| | 4-0 | HPLG(4:0)<br>HPRG(4:0) | 00000<br>00001<br>00010<br>00011<br> | Left (CR8) and Right (CR9) Channels Headphones Driver Gain 0.0dB Gain -2.0dB Gain -4.0dB Gain -6.0dB Gain (default)step 2.0 dB -40.0dB Gain | 00011 | | Left (CR10) and Right (CR11) Channels DAC Digital Ga<br> 0.00B Gain (default)<br> 0.00001 | 000000 | |---------------------------------------------------------------------------------------------|--------| | ACDRG(5:0) 010011 -11.0dB Gain<br>010100 -12.0dB Gain<br>010101 -14.0dB Gain<br>010110 -16.0dB Gain | Bits | Name CR12<br>Name CR13 | Value | CR12 and CR13 Description | Def. | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | 011000 -20.0dB Gain 011001 -22.0dB Gain 011010 -24.0dB Gain 011011 -26.0dB Gain 011100 -28.0dB Gain 011101 -30.0dB Gain 011110 -30.0dB Gain 011111 -36.0dB Gain 011111 -36.0dB Gain 100000 -39.0dB Gain 100001 -42.0dB Gain 100010 -45.0dB Gain 100011 -48.0dB Gain 100101 -51.0dB Gain | 5-0 | ADCLG(5:0) | 000001 000010 000011 000100 000101 000110 000111 001000 001001 | 8.0dB Gain 7.0dB Gain 6.0dB Gain 6.0dB Gain 5.0dB Gain 4.0dB Gain 3.0dB Gain 2.0dB Gain 1.0dB Gain 1.0dB Gain 1.0dB Gain 1.0dB Gain 1.0dB Gain -2.0dB Gain -2.0dB Gain -3.0dB Gain -4.0dB Gain -5.0dB Gain -6.0dB Gain -6.0dB Gain -7.0dB Gain -7.0dB Gain -9.0dB Gain -10.0dB Gain -11.0dB Gain -11.0dB Gain -14.0dB Gain -14.0dB Gain -18.0dB Gain -20.0dB Gain -20.0dB Gain -20.0dB Gain -30.0dB -42.0dB Gain -42.0dB Gain -42.0dB Gain -45.0dB Gain -45.0dB Gain -45.0dB Gain -48.0dB Gain | 001000 | # 5.4 DSP control | CR#<br>(hex) | Description | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Def. | |--------------|----------------------------|------|-------------|-------------|-------------|-----------|----|----|-----------|-----------| | CR14 (0Eh) | Bass/Treble/De-emphasis | DYNC | TREBLE(2:0) | | | BASS(3:0) | | | | 0000 0000 | | CR15 (0Fh) | DA to AD mixing gain | Х | Х | Х | DA2ADG(4:0) | | | | | 0000 0000 | | CR16 (10h) | AD to DA mix/sidetone gain | Х | Х | AD2DAG(5:0) | | | | | 0000 0000 | | | Bits | Name | Value | CR14 Description | Def. | |------|-------------|-------|---------------------------------------------------|------| | 7 | DYNC | 1 | Audio Dynamic Compression in D/A path is enabled | 0 | | ' | DINC | 0 | Audio Dynamic Compression in D/A path is disabled | | | | | | Treble Control in D/A path | | | | | 011 | +6.0dB Treble Gain | | | | | 010 | +4.0dB Treble Gain | | | | | 001 | +2.0dB Treble Gain | | | 6-4 | TREBLE(2:0) | 000 | 0.0dB Treble Gain | 000 | | | | 111 | -2.0dB Treble Gain | | | | | 110 | -4.0dB Treble Gain | | | | | 101 | -6.0dB Treble Gain | | | | | 100 | De-emphasis filter enabled | | | | | | Bass Control in D/A path | | | | | 0101 | +12.5dB Bass Gain | | | | | 0100 | +10.0dB Bass Gain | | | | | 0011 | +7.5dB Bass Gain | | | | | 0010 | +5.0dB Bass Gain | | | 3-0 | BASS(3:0) | 0001 | +2.5dB Bass Gain | 0000 | | 3-0 | BA33(3.0) | 0000 | 0.0dB Bass Gain | 0000 | | | | 1111 | -2.5dB Bass Gain | | | | | 1110 | -5.0dB Bass Gain | | | | | 1101 | -7.5dB Bass Gain | | | | | 1100 | -10.0dB Bass Gain | | | | | 1011 | -12.5dB Bass Gain | | | Bits | Name | Value | CR15 Description | Def. | |------|--------------|-------|---------------------------------------------|-------| | | | | DA to AD mixing | | | | | | (Audio filter in D/A and A/D path selected) | | | | | 00000 | DA to AD mixing Disabled (default) | | | | | 00001 | +2.0dB Gain | | | | | 00010 | 0.0dB Gain | | | | | 00011 | -2.0dB Gain | | | | | 00100 | -4.0dB Gain | | | | | 00101 | -6.0dB Gain | | | | | 00110 | -8.0dB Gain | | | | | 00111 | -10.0dB Gain | | | | | 01000 | -12.0dB Gain | | | | | 01001 | -14.0dB Gain | | | 4-0 | DA2ADG(4:0)* | 01010 | -16.0dB Gain | 00000 | | | | 01011 | -18.0dB Gain | | | | | 01100 | -20.0dB Gain | | | | | 01101 | -22.0dB Gain | | | | | 01110 | -24.0dB Gain | | | | | 01111 | -26.0dB Gain | | | | | 10000 | -28.0dB Gain | | | | | 10001 | -30.0dB Gain | | | | | 10010 | -32.0dB Gain | | | | | 10011 | -34.0dB Gain | | | | | 10100 | -36.0dB Gain | | | | | 10101 | -38.0dB Gain | | | | | 10110 | -40.0dB Gain | | $<sup>^{\</sup>star}$ When Voice filter in D/A or A/D path is selected this function is disabled Note: D/A to A/D mixing is performed at AD data rate, so if A/D and D/A rates are different then asynchronous sampling artifacts may occur. | Bits | Name | Value | CR16 Description | Def. | |------|--------------------------------------|---------------------|------------------------------------|--------| | | | | AD to DA mixing (sidetone) | | | | | 000000 | AD to DA mixing Disabled (default) | | | | | 000001 | -1.0dB Gain | | | | | 000010 | -2.0dB Gain | | | | | 000011 | -3.0dB Gain | | | | | 000100 | -4.0dB Gain | | | | | 000101 | -5.0dB Gain | | | | | 000110 | -6.0dB Gain | | | | | 000111 | -7.0dB Gain | | | | | 001000 | -8.0dB Gain | | | | | 001001 | -9.0dB Gain | | | | | 001010 | -10.0dB Gain | | | | | 001011 | -11.0dB Gain | | | | | 001100 | -12.0dB Gain | | | | | 001101 | -13.0dB Gain | | | | | 001110 | -14.0dB Gain | | | | | 001111 | -15.0dB Gain<br>-16.0dB Gain | | | | | 010000 | -16.0dB Gain | | | | | 010001 -17.0dB Gain | -17.0dB Gain | | | | | 010010 | -18.0dB Gain | | | | | 010011 | -19.0dB Gain | | | 5-0 | AD2DAG(5:0) | 010100 | -20.0dB Gain | 000000 | | | 71020710(0.0) | 010101 | -21.0dB Gain | 000000 | | | | 010110 | -22.0dB Gain | 000000 | | | 0110<br>0110<br>0110<br>0110<br>0111 | 010111 | -23.0dB Gain | | | | | 011000 | -24.0dB Gain | | | | | 011001 | -25.0dB Gain | | | | | 011010 | -26.0dB Gain | | | | | 011011 | -27.0dB Gain | | | | | 011100 | -28.0dB Gain | | | | | 011101 | -29.0dB Gain | | | | | 011110 | -30.0dB Gain | | | | | 011111 | -31.0dB Gain | | | | | 100000 | -32.0dB Gain | | | | | 100001 | -33.0dB Gain | | | | | 100010 | -34.0dB Gain | | | | | 100011 | -35.0dB Gain | | | | | 100100 | -36.0dB Gain | | | | | 100101 | -37.0dB Gain | | | | | 100110 | -38.0dB Gain | | | | | 100111 | -39.0dB Gain | | | | | 101000 | -40.0dB Gain | | | | | 101001 | -41.0dB Gain | | | | | 101010 | -42.0dB Gain | | **577** # 5.5 Analog functions | CR#<br>(hex) | Description | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Def. | |--------------|---------------------------|-------|---------|---------|--------|---------|---------|------------|---------|-----------| | CR17 (11h) | Mixer Switches & Mic Bias | MBIAS | MBIASPD | ADMIC | ADLIN | MIXMIC | MIXLIN | MIXDAC | MICLO | 0000 0000 | | CR18 (12h) | Input Switches | Х | IN2VCM | LINMUTE | LINSE | EL(1:0) | MICMUTE | MICSE | EL(1:0) | 0010 0100 | | CR19 (13h) | Drivers Control | VCMI | L(1:0) | Х | MUTELO | MUTEHP | LSLIM | LSSEL(1:0) | | 0101 1000 | | Bits | Name | Value | CR17 Description | Def. | |---------|------------|---------------------------------------------------|-----------------------------------------------------------------------|-----------------------| | 7 | MBIAS | 1 | Microphone Bias Enabled (2.1V typ at MBIAS Pin) | 0 | | | | 0 | Microphone Bias Disabled | | | | | 1 | MBIAS Pin is pulled down when Microphone Bias is disabled | | | 6 | MBIASPD | 0 | MBIAS Pin is in High Impedance state when Microphone Bias is disabled | 0 | | 5 ADMIC | 1 | Microphone Preamplifiers are connected to AD path | 0 | | | 5 | ADIVIIC | 0 | Microphone Preamplifiers are not connected to AD path | U | | 4 ADLIN | ADLIN | 1 | Line In Preamplifiers are connected to AD path | 0 | | 4 | ADLIN | 0 | Line In Preamplifiers are not connected to AD path | U | | 3 | MIXMIC | 1 | Microphone Preamplifiers are connected to Mixers | 0 | | 3 | IVIIAIVIIC | 0 | Microphone Preamplifiers are not connected to Mixers | 0 | | 2 | MIXLIN | 1 | Line In Preamplifiers are connected to Mixers | 0 | | _ | IVIIALIN | 0 | Line In Preamplifiers are not connected to Mixers | 0 | | 1 | MIXDAC | 1 | Stereo DAC path is connected to Mixers | 0 | | ' | IVIIADAC | 0 | Stereo DAC path is not connected to Mixers | | | 0 | MICLO | 1 | Microphone Preamplifiers are connected to Line Out Drivers | 0 | | 0 | IVIICEO | 0 | Mixers are connected to Line Out Drivers | 0<br>0<br>0<br>0<br>0 | | Bits | Name | Value | CR18 Description | Def. | |------|-------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | 6 | IN2VCM | 1 | Unused Analog input pins are biased to Common Mode voltage Unused Analog input pins are in high impedance state | 0 | | 5 | LINMUTE | 1 | Line In Preamplifiers are muted Line In Preamplifiers are not muted | 1 | | 4-3 | LINSEL(1:0) | 00<br>01<br>10<br>11 | Input Pins connected to Line In Preamplifiers (if LINMUTE=0) LINEIN (LINEINL, LINEINR) AUX1 (AUX1L, AUX1R) AUX2 (AUX2LP-AUX2LN, AUX2RP-AUX2RN) AUX3 (AUX3L, AUX3R) | 00 | | 2 | MICMUTE | 1 | Microphone Preamplifiers are muted Microphone Preamplifiers are not muted | 1 | | 1-0 | MICSEL(1:0) | 00<br>01<br>10<br>11 | Input Pins connected to Microphone Preamplifiers (if MICMUTE=0) MIC (MICLP-MICLN, MICRP-MICRN) AUX1 (AUX1L, AUX1R) AUX2 (AUX2LP-AUX2LN, AUX2RP-AUX2RN) AUX3 (AUX3L, AUX3R) | 00 | | Bits | Name | Value | CR19 Description | | | | |----------|------------|---------------------------|-------------------------------------|----------------------------------------------------|----|--| | | | | Common Mode Voltage Lev | el for Line Out and Headphones drivers | | | | | | 00 | 1.20 V | | | | | 7-6 | VCML(1:0) | 01 | 1.35 V (default) | | 01 | | | | | 10 | 1.50 V | | | | | | | 11 | 1.65 V | | | | | 4 | 4 MUTELO 1 | | ine Out Drivers are muted | | 1 | | | 4 MOTELO | | 0 | ine Out Drivers are not mu | ted | ' | | | 2 | O MUTEUD | | Headphones Drivers (HP) a | re muted | 1 | | | 3 MUTEHP | 0 | Headphones Drivers (HP) a | re not muted | ' | | | | | | 1 | oudspeaker Driver (LS) ga | in is limited when V <sub>CCLS</sub> is above 4.2V | | | | 2 | LSLIM | | ур | | 0 | | | | | 0 | oudspeaker Driver (LS) ga | in is not limited | | | | | | 00 | Mute Loudspeaker | Driver (LS) is muted | | | | | | 01 | Right Right Channe driver | l Mixer only connected to Loudspeaker | | | | 1-0 | LSSEL(1:0) | 10 | Left Left Channel driver | Mixer only connected to Loudspeaker | 00 | | | | | 11 | Mono (Left + Right),<br>Loudspeaker | 2 Channel Mixers connected to driver | | | # 5.6 Digital audio interfaces master mode and clock generators | CR#<br>(hex) | Description | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Def. | |--------------|-------------------------------|----|--------------|--------|-----------|---------|----------|------|-----------|-----------| | CR20 (14h) | DAOCK Frequency Ls byte | | DAOCKF(7:0) | | | | | | | 0000 0000 | | CR21 (15h) | DAOCK Frequency Ms byte | | DAOCKF(15:8) | | | | | | | 0000 0000 | | CR22 (16h) | DA Clock Generator Control | Х | Х | DAMAST | DAMASTGEN | ENDAOCK | DAOCK512 | DAPC | 0000 0000 | | | CR23 (17h) | ADOCK Frequency Ls byte | | ADOCKF(7:0) | | | | | | 0000 0000 | | | CR24 (18h) | ADOCK Frequency Ms byte | | ADOCKF(15:8) | | | | | | 0000 0000 | | | CR25 (19h) | AD Clock Generator<br>Control | Х | Х | ADMAST | ADMASTGEN | ENADOCK | ADOCK512 | ADPC | MF(1:0) | 0000 0000 | | Bits | Name CR21-20<br>Name CR24-23 | Value | CR21-20 and CR24-23 Description | | | | | |------|------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--|--|--| | 15-0 | DAOCKF(15:0)<br>ADOCKF(15:0) | К | The following formulas can be used to obtain the value of K for the desired FS or OCK respectively in the clock generator $K(FS) = round \left(2^{25} \frac{FS}{AMCK \cdot MCKCOEFF}\right)$ $K(OCK) = round \left(2^{25} \frac{OCK}{AMCK \cdot MCKCOEFF \cdot OSR}\right)$ $FS: $ | 0000h | | | | Note: CR21-20 and CR24-23 are meaningful in Master Mode Only. | Bits | Name CR22<br>(Name CR25) | Value | CR22 and CR25 Description | Def. | |------|------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | 5 | DAMAST<br>(ADMAST) | 1<br>0 | DA (AD) Audio interface is in Master Mode (low impedance output) DA (AD) Audio interface is in Slave Mode (high impedance input) | 0 | | 4 | DAMASTGEN<br>(ADMASTGEN) | 1<br>0 | DA (AD) Master Generator is enabled DA (AD) Master Generator is disabled | 0 | | 3 | ENDAOCK<br>(ENADOCK) | 1<br>0 | DA_OCK (AD_OCK) Output Clock is enabled DA_OCK (AD_OCK) Output Clock is disabled | 0 | | 2 | DAOCK512<br>(ADOCK512) | 1 | Definition of DA_OSR (AD_OSR) DA_OCK/DA_SYNC (AD_OCK/AD_SYNC) Ratio In Master Mode is 512 DA_OCK/DA_SYNC (AD_OCK/AD_SYNC) Ratio In Master Mode is 256 | 0 | | 1-0 | DAPCMF(1:0)<br>(ADPCMF(1:0)) | 00<br>00<br>01<br>10<br>11 | DA_CK/DA_SYNC (AD_CK/AD_SYNC) Ratio in PCM Master Mode - 16when CR26 DAWL=000 (CR27 ADWL=000) - 32when CR26 DAWL≠000 (CR27 ADWL≠000) - 64 - 128 - 256when CR22 DAOCK512=0 (CR25 ADOCK512=0) - 512when CR22 DAOCK512=1 (CR25 ADOCK512=1) | 00 | Control registers STw5095 ### 5.7 Digital audio interfaces | CR#<br>(hex) | Description | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Def. | |--------------|-------------------------|---------|-------------|---------|--------|--------|-----------|--------|-------|-----------| | CR26 (1Ah) | DAC Data IF Control | Х | DAFORM(2:0) | | | DASPIM | DAWL(2:0) | | | 0000 0000 | | CR27 (1Bh) | ADC Data IF Control | ADRTOL | ADFORM2:0) | | | ADSPIM | ADWL(2:0) | | | 0000 0000 | | CR28 (1Ch) | DAC&ADC Data IF Control | AMCKINV | DACKP | DASYNCP | DAMONO | ADCKP | ADSYNCP | ADMONO | ADHIZ | 0000 0000 | | Bits | Name | Value | CR26 Description | Def. | |------|-----------------|-------|------------------------------------------------------------------------------|------| | | | | DA Audio Interface Format Selection | | | | | 000 | Delayed Format (I <sup>2</sup> S Compatible) | | | | 6-4 DAFORM(2:0) | 001 | Left Aligned Format | | | 6-4 | | 010 | Right Aligned Format | 000 | | | | 011 | DSP Format | | | | | 100 | SPI Format | | | | | 111 | PCM Format (uses left channel) | | | | | 1 | DA interface in SPI mode receives one word for both channels | | | 3 | DASPIM | 0 | DA interface in SPI mode receives two words (alternated, left channel first) | 0 | | | | | DA interface word length | | | | | 000 | 16 bit | | | 2-0 | DAWL(2:0) | 001 | 18 bit | 000 | | 2-0 | | 010 | 20 bit | 000 | | | | 011 | 24 bit | | | | | 100 | 32 bit | | | Bits | Name | Value | CR27 Description | Def. | |------|-------------|-------|----------------------------------------------------------------------|------| | 7 | ADRTOL | 1 | AD Right Channel sent to PCM I/F (must set ENADCR=0 in CR1) | 0 | | | | 0 | Normal Operation | | | | | | AD Audio Interface Format Selection | | | | | 000 | Delayed Format (I <sup>2</sup> S compatible) | | | | | 001 | Left Aligned Format | | | 6-4 | ADFORM(2:0) | 010 | Right Aligned Format | 000 | | | | 011 | DSP Format | | | | | 100 | SPI Format | | | | | 111 | PCM Format (sends out left channel) | | | 2 | ADCDIM | 1 | AD interface in SPI mode sends one channel (left) | 0 | | 3 | ADSPIM | 0 | AD interface in SPI mode sends two channels (alternated, left first) | 0 | | | | | AD interface word length | | | | | 000 | 16 bit | | | 2-0 | ADWL(2:0) | 001 | 18 bit | 000 | | 2-0 | ADVVL(2.0) | 010 | 20 bit | 000 | | | | 011 | 24 bit | | | | | 100 | 32 bit | | STw5095 Control registers | Bits | Name | Value | CR28 Description | Def. | | |------|---------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|---| | 7 | AMCKINV | 1<br>0 | AMCK is inverted AMCK is not inverted | 0 | | | 6 | DACKP | 1<br>0 | DA Bit Clock Pin (DA_CK) polarity is inverted DA Bit Clock Pin (DA_CK) polarity is not inverted | 0 | | | 5 | DASYNCP | 1 Non Delayed format 0 Delayed Format | | · · · · · · · · · · · · · · · · · · · | 0 | | 5 | | 1<br>0 | Delayed, Left-aligned, Right-aligned and SPI Formats in DA Interface DA Sync Pin (DA_SYNC) polarity is inverted DA Sync Pin (DA_SYNC) polarity is not inverted | U | | | 4 | DAMONO | 1 0 | Mono Mode: (L+R)/2 from Audio Interface is used on both DAC channels Stereo Mode | 0 | | | 3 | ADCKP | 1<br>0 | AD Bit Clock Pin (AD_CK) polarity is inverted AD Bit Clock Pin (AD_CK) polarity is not inverted | 0 | | | | | 1 0 | DSP and PCM Formats in AD Interface Non Delayed format Delayed Format | | | | 2 | ADSYNCP | 1 0 | Delayed, Left-aligned, Right-aligned and SPI Formats in AD Interface DA Sync Pin (DA_SYNC) polarity is inverted DA Sync Pin (DA_SYNC) polarity is not inverted | 0 | | | 1 | ADMONO | 1 | Mono Mode: (L+R)/2 from ADC is sent to both channels in the Audio Interface Stereo Mode | 0 | | | 0 | ADHIZ | 1 | AD data pin (AD_DATA) is in high impedance state when no data is available AD data pin (AD_DATA) is forced to 0 when no data is available | 0 | | Control registers STw5095 ### 5.8 Digital filters, software reset and master clock control | CR#<br>(hex) | Description | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Def. | |--------------|-------------------------|-------|---------|-------|------|---------|-------|--------------|------|-----------| | CR29 (1Dh) | Digital Filters Control | Х | DAVOICE | DA96K | RXNH | ADVOICE | AD96K | ADNH | TXNH | 0000 0000 | | CR30 (1Eh) | Soft Reset & AMCK Range | SWRES | Х | Х | Х | AMCKSIN | | CKRANGE(2:0) | • | 0000 0000 | | Bits | Name | Value | CR29 Description | Def. | |--------|-----------|------------------------------------------------------------------|------------------------------------------------------------------|------| | 6 | DAVOICE | 1 | DA path Voice RX filter is enabled (single channel, left used) | 0 | | 0 | DAVOICE | 0 | DA path Audio filters are enabled | O | | 5 | DA96K | 1 | DA path data rate is in the range 88 kHz to 96 kHz | 0 | | 3 | 5 DAGOR | 0 | DA path data rate is in the range 8 kHz to 48 kHz | U | | 4 RXNH | 1 | DA path High pass Voice RX filter is disabled | 0 | | | | 0 | DA path High pass Voice RX filter is enabled (300Hz @ 8kHz rate) | U | | | 3 | 3 ADVOICE | 1 | AD path Voice TX filter is enabled (single channel, left used) | 0 | | 3 | ADVOICE | 0 | AD path Audio filters are enabled | U | | 2 | AD96K | 1 | AD path data rate is in the range 88 kHz to 96 kHz | 0 | | _ | AD90K | 0 | AD path data rate is in the range 8 kHz to 48 kHz | U | | 1 | V DVIH | 1 | AD path Audio DC filter is disabled | 0 | | | 1 ADNH | 0 | AD path Audio DC filter is enabled | U | | 0 | 0 TXNH | | AD path High pass Voice TX filter is disabled | 0 | | U | | | AD path High pass Voice TX filter is enabled (300Hz @ 8kHz rate) | U | | Bits | Name | Value | | CR30 Description | | | | | | |----------|--------------|---------------------------------|--------------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------|-----|--|--|--| | 7 | SWRES | 1 | Software rese | et: All registers content | is reset to the default value | 0 | | | | | <i>'</i> | SWRES | 0 | Control Regis | Control Register content is left unchanged | | | | | | | 3 | AMCKSIN | 1 | Signal at AM | Signal at AMCK pin is a sinusoid | | | | | | | 3 | AIVICKSIIN | 0 | Signal at AM | Signal at AMCK pin is a square wave | | | | | | | 2-0 | CKRANGE(2:0) | 000<br>001<br>010<br>011<br>100 | 6.0 M<br>8.0 M<br>12.0 M | AMCK range MHz to6.0MHz MHz to8.0MHz MHz to12.0MHz MHz to16.0MHz MHz to24.0MHz MHz to32.0MHz | MCKCOEFF<br>8.0<br>6.0<br>4.0<br>3.0<br>2.0<br>1.5 | 000 | | | | ### 5.9 Interrupt control and control interface SPI out mode | CR#<br>(hex) | Description | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Def. | |--------------|----------------|--------|---------|---------|---------|----------|----------|--------|--------|-----------| | CR31 (1Fh) | interrupt Mask | VLSHEN | PUSHBEN | HSDETEN | VLSHMSK | PUSHBMSK | HSDETMSK | OVFMSK | PORMSK | 0000 0000 | STw5095 Control registers | CR#<br>(hex) | Description | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Def. | |--------------|------------------|------|-------|---------|--------|---------|---------|-------|-------|-----------| | CR32 (20h) | Interrupt Status | VLSH | PUSHB | HSDET | VLSHEV | PUSHBEV | HSDETEV | OVFEV | POREV | 0000 0000 | | CR33 (21h) | Misc. Control | Х | Х | SPIOHIZ | SPIOS | EL(1:0) | IRQCMOS | OVFDA | OVFAD | 0000 0000 | | Bits | Name | Value | CR31 Description | Def. | |------|--------------|-------|----------------------------------------|------| | 7 | VLSHEN | 1 | VLSH status can be seen at IRQ output | 0 | | | | 0 | VLSH status is masked | | | 6 | PUSHBEN | 1 | PUSHB status can be seen at IRQ output | 0 | | | TOOTIDEN | 0 | PUSHB status is masked | O | | 5 | HSDETEN | 1 | HSDET status can be seen at IRQ output | 0 | | 3 | 3 HODETEN | 0 | HSDET status is masked | U | | 1 | 4 VLSHMSK | 1 | VLSH event can be seen at IRQ output | 0 | | 7 | | 0 | VLSH event is masked | U | | 3 | PUSHBMSK | 1 | PUSHB event can be seen at IRQ output | 0 | | 3 | FOSI IBIVISK | 0 | PUSHB event is masked | U | | 2 | HSDETMSK | 1 | HSDET event can be seen at IRQ output | 0 | | | TIODETWOK | 0 | HSDET event is masked | U | | 1 | OVFMSK | 1 | OVF event can be seen at IRQ output | 0 | | | I OVEWSK | | OVF event is masked | U | | 0 | 0 DOBMSK | | POR event can be seen at IRQ output | 0 | | J | 0 PORMSK | 0 | POR event is masked | U | Note: Value at IRQ pin is: $IRQ = \begin{cases} (1 \text{ or Z}) \text{ when } (CR31 \& CR32) = 00 \text{ hex} \\ 0 \text{ when } (CR31 \& CR32) \neq 00 \text{ hex} \end{cases}$ Control registers STw5095 | Bits | Name | Read<br>only | CR32 Description | Def. | | | | |---------|------------|----------------------------|--------------------------------------------|------|--|--|--| | 7 | VLSH* | 1 | V <sub>CCLS</sub> is above 4.2 V | 0 | | | | | | VLSH | 0 | V <sub>CCLS</sub> is below 4.0 V | U | | | | | 6 | PUSHB* | 1 | Headset Button is pressed | 0 | | | | | 0 PUSHB | 0 | Headset Button is released | U | | | | | | 5 | 5 HSDET* | | Headset Connector is inserted | 0 | | | | | 3 | TIODET | 0 | Headset Connector is not inserted | U | | | | | 4 | VLSHEV | 1 | VLSH bit has changed | 0 | | | | | | VEGITEV | 0 | VLSH bit has not changed | Ů | | | | | 3 | PUSHBEV | 1 | Headset Button Status has changed | 0 | | | | | | T GOLIBE V | 0 | Headset Button Status has not changed | Ů | | | | | 2 | HSDETEV | 1 | Headset Connector Status has changed | 0 | | | | | | 11002121 | 0 | Headset Connector Status has not changed | Ů | | | | | 1 | OVFEV | 1 | An Audio Data overflow has occurred in DSP | 0 | | | | | | TOVILV | | No Audio Data overflow has occurred in DSP | J | | | | | 0 | 0 POREV | | Device was reset by Power-On-Reset | 0 | | | | | | U FOREV | 0 | Device was not reset by Power-On-Reset | | | | | Note: content of bits 4 to 0 in CR32 is cleared after reading, while it is left unchanged if accessed for writing. <sup>\*</sup>Bits 7 to 5 represent the status when the Control register is read, not when the event occurred. | Bits | Name | Val. | CR33 Description | Def. | |------|--------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | 5 | SPIOHIZ | 1 | SPI Control Interface Out Pin is set to high impedance state when inactive | 0 | | | | 0 | SPI Control Interface Out Pin is set to zero when inactive | | | 4-3 | SPIOSEL(1:0) | 00<br>01<br>10<br>11 | Out Pin Selection for SPI Control Interface No output. Control registers cannot be read in SPI mode SPI Output sent to IRQ pin SPI Output sent to DA_OCK pin SPI Output sent to AD_OCK pin | 00 | | 2 | IRQCMOS | 1<br>0 | IRQ Interrupt Request Pin is set to CMOS (active low) IRQ Interrupt Request Pin is set to Pull Down | 0 | | 1 | OVFDA | 1<br>0 | An overflow (saturation) occurred in DA path No overflow occurred in DA channel | 0 | | 0 | OVFAD | 1<br>0 | An overflow (saturation) occurred in AD path No overflow occurred in AD channel | 0 | Note: content of bits 1 to 0 in CR33 is cleared after reading, while it is left unchanged if accessed for writing. STw5095 Control registers ### 5.10 AGC | CR#<br>(hex) | Description | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Def. | |--------------|-------------------------|----|-------------|----------|----------|-------------|----|-----------|-----------|------| | CR34 (22h) | AGC Attack/Decay coeff. | | AGCATT(3:0) | | | | | 0000 0000 | | | | CR35 (23h) | AGC Control | Х | ENAGCLIN | ENAGCMIC | AGCRANGE | AGCLEV(3:0) | | | 0000 0000 | | | Bits | Name | Value | CR34 D | Def. | | |------|---------------|-------|-------------------------|-------------------------|------| | | | | AGC Attack Time Co | nstant; FS=AD data rate | | | | | | Audio filter in AD path | Voice filter in AD path | 1 | | | | 0000 | 4096/ FS | 8192/ FS | | | | | 0001 | 2048/ FS | 4096/ FS | | | | | 0010 | 1365/ FS | 2731/ FS | | | | | 0011 | 1024/ FS | 2048/ FS | | | | | 0100 | 683/ FS | 1365/ FS | | | 7-4 | AGCATT(3:0) | 0101 | 512/ FS | 1024/ FS | 0000 | | 7-4 | AGCAI 1 (3.0) | 0110 | 341/ FS | 683/ FS | 0000 | | | | 0111 | 256/ FS | 512/ FS | | | | | 1000 | 171/ FS | 341/ FS | | | | | 1001 | 128/ FS | 256/ FS | | | | | 1010 | 85/ FS | 171/ FS | | | | | 1011 | 64/ FS | 128/ FS | | | | | 1100 | 43/ FS | 85/ FS | | | | | 1101 | 32/ FS | 64/ FS | | | | | | AGC Decay Time Co | nstant; FS=AD data rate | | | | | | Audio filter in AD path | Voice filter in AD path | | | | | 0000 | 65536/ FS | 131072/ FS | | | | | 0001 | 32768/ FS | 65536/ FS | | | | | 0010 | 21845/ FS | 43691/ FS | | | | | 0011 | 16384/ FS | 32768/ FS | | | | | 0100 | 10923/ FS | 21845/ FS | | | | | 0101 | 8192/ FS | 16384/ FS | | | 3-0 | AGCDEC(3:0) | 0110 | 5461/ FS | 10923/ FS | 0000 | | 3-0 | AGODEG(3.0) | 0111 | 4096/ FS | 8192/ FS | 0000 | | | | 1000 | 2731/ FS | 5461/ FS | | | | | 1001 | 2048/ FS | 4096/ FS | | | | | 1010 | 1365/ FS | 2731/ FS | | | | | 1011 | 1024/ FS | 2048/ FS | | | | | 1100 | 683/ FS | 1365/ FS | | | | | 1101 | 512/ FS | 1024/ FS | | | | | 1110 | 341/ FS | 683/ FS | | | | | 1111 | 256/ FS | 512/ FS | | Control registers STw5095 | Bits | Name | Value | CR35 Description | Def. | |------|-------------|-------|-----------------------------------------------------|------| | 6 | ENAGCLIN | 1 | AGC control on AD path acts on Line In Gain | 0 | | | LIVAGGEIIV | 0 | AGC control on AD path does not act on Line In Gain | O | | 5 | ENAGCMIC | 1 | AGC control on AD path acts on Mic Gain | 0 | | 5 | ENAGCIVIIC | 0 | AGC control on AD path does not act on Mic Gain | U | | 4 | AGCRANGE | 1 | AGC action range is -21.0 dB to +21.0 dB | 0 | | 4 | AGCRANGE | 0 | AGC action range is -10.5 dB to +10.5 dB | 0 | | | | | AGC requested output level | | | | | 0000 | -30.0dB Gain | | | | | 0001 | -30.0dB Gain | | | | | 0010 | -27.0dB Gain | | | | | 0011 | -24.0dB Gain | | | 3-0 | AGCLEV(3:0) | 0100 | -21.0dB Gain | 0000 | | | | 0101 | -18.0dB Gain | | | | | 0110 | -15.0dB Gain | | | | | 0111 | -12.0dB Gain | | | | | 1000 | -9.0dB Gain | | | | | 1001 | -6.0dB Gain | | #### 6 Control interface and master clock ### 6.1 Control interface I<sup>2</sup>C mode Figure 5. Control interface I<sup>2</sup>C format Note: CMOD pin tied to GND Figure 6. Control interface: I<sup>2</sup>C format timing Table 2. Control interface timing with I<sup>2</sup>C format | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |---------------------|----------------------------|----------------|------|------|------|------| | f <sub>SCL</sub> | Clock frequency | | | | 400 | kHz | | t <sub>HIGH</sub> | Clock pulse width high | | 600 | | | ns | | t <sub>LOW</sub> | Clock pulse width low | | 1300 | | | ns | | t <sub>R</sub> | SDA and SCLK rise time | | | | 1000 | ns | | t <sub>F</sub> | SDA and SCLK fall time | | | | 300 | ns | | t <sub>HD:STA</sub> | Start condition hold time | | 600 | | | ns | | t <sub>SU:STA</sub> | Start condition setup time | | 600 | | | ns | | t <sub>HD:DAT</sub> | Data input hold time | | 0 | | | ns | | t <sub>SU:DAT</sub> | Data input setup time | | 250 | | | ns | | t <sub>SU:STO</sub> | Stop condition setup time | | 600 | | | ns | | t <sub>BUF</sub> | Bus free time | | 1300 | | | ns | #### 6.2 Control interface SPI mode Figure 7. Control interface SPI format<sup>(a)</sup> a. CMOD pin tied to $\rm V_{\rm CCIO};$ SDO pin position selected with bits SPIOSEL in CR33. Figure 8. Control interface: SPI format timing Table 3. Control interface timing with SPI format | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |-------------------|-------------------------------------------------|--------------------------------------------------|------|------|------|------| | t <sub>HICS</sub> | CSB pulse width high | | 80 | | | ns | | t <sub>SCSR</sub> | Setup time CSB rising edge to SCLK rising edge | | 20 | | | ns | | t <sub>SCSF</sub> | Setup time CSB falling edge to SCLK rising edge | | 20 | | | ns | | t <sub>HCS</sub> | Hold time CSB rising edge from SCLK rising edge | | 20 | | | ns | | t <sub>SDI</sub> | Setup time SDIN to SCLK rising edge | | 20 | | | ns | | t <sub>HDI</sub> | Hold time SDIN from SCLK rising edge | | 20 | | | ns | | t <sub>DDOF</sub> | SDO first Delay time from SCLK falling edge | | | | 30 | ns | | t <sub>DDO</sub> | SDO Delay time from SCLK falling edge | | | | 20 | ns | | t <sub>DDOL</sub> | SDO Delay time from CSB rising edge | | | | 30 | ns | | t <sub>PSCK</sub> | Period of SCK | | 100 | | | ns | | t <sub>HSCK</sub> | SCK pulse width high | Measured from V <sub>IH</sub> to V <sub>IH</sub> | 40 | | | ns | | t <sub>LSCK</sub> | SCK pulse width low | Measured from V <sub>IL</sub> to V <sub>IL</sub> | 40 | | | ns | ### 6.3 Master clock timing Table 4. AMCK timing | Symbol | Parameter | AMCK range | Min. | Тур. | Max. | Unit | |-------------------|-----------------|-----------------------------|----------|------|----------|--------| | t <sub>CKDC</sub> | AMCK duty cycle | 4 MHz-8 MHz<br>8 MHz-32 MHz | 45<br>40 | | 55<br>60 | %<br>% | STw5095 Audio interfaces ### 7 Audio interfaces Figure 9. Audio interfaces formats: delayed, left and right justified Audio interfaces STw5095 STw5095 Audio interfaces Figure 11. Audio interface timings: Master mode Figure 12. Audio interface timing: Slave mode Audio interfaces STw5095 Table 5. Audio interface signals timing | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |--------------------|---------------------------------------------------------------------|---------------------------------------------------|------|------|------|------| | t <sub>DSY</sub> | Delay of<br>AD_SYNC/DA_SYNC<br>edge from AD_CK/DA_CK<br>active edge | Master Mode | | | 10 | ns | | t <sub>SDDA</sub> | Setup time DA_DATA to DA_CK active edge | | 10 | | | ns | | t <sub>HDDA</sub> | Hold time DA_DATA from DA_CK active edge | | 10 | | | ns | | t <sub>DAD</sub> | Delay of AD_DATA edge from AD_CK active edge | | | | 30 | ns | | t <sub>DADST</sub> | Delay of the first AD_DATA edge from AD_SYNC active edge | AD_SYNC active edge comes after AD_CK active edge | | | 30 | ns | | t <sub>DADZ</sub> | Delay of AD_DATA high impedance from AD_SYNC inactive edge | PCM format | 10 | | 50 | ns | | t <sub>SSY</sub> | Setup time AD_SYNC/DA_SYNC to AD_CK/DA_CK active edge | Slave Mode | 20 | | | ns | | t <sub>HSY</sub> | Hold time AD_SYNC/DA_SYNC from AD_CK/DA_CK active edge | Slave Mode | 20 | | | ns | | t <sub>PCK</sub> | Period of AD_CK/DA_CK | Slave Mode | 100 | | | ns | | t <sub>HCK</sub> | AD_CK/DA_CK pulse width high | Measured from V <sub>IH</sub> to V <sub>IH</sub> | 40 | | | ns | | t <sub>LCK</sub> | AD_CK/DA_CK pulse width low | Measured from V <sub>IL</sub> to V <sub>IL</sub> | 40 | | | ns | ### 8 Timing specifications Unless otherwise specified, $V_{CCIO} = 1.71 \text{ V}$ to 2.7 V, $T_{amb} = -30 ^{\circ}\text{C}$ to $85 ^{\circ}\text{C}$ , max capacitive load 20 pF; typical characteristics are specified at $V_{CCIO} = 2.4 \text{ V}$ , $T_{amb} = 25 ^{\circ}\text{C}$ ; all signals are referenced to GND, see Note below figure for timing definitions. Figure 13. A.C. testing input-output waveform AC Testing: inputs are driven at $0.8 \bullet V_{CCIO}$ for a logic '1' and $0.2 \bullet V_{CCIO}$ for a logic '0'. Timing measurements are made at $0.7 \bullet V_{CCIO}$ for a logic '1' and $0.3 \bullet V_{CCIO}$ for a logic '0'. Note: A signal is valid if it is above $V_{IL}$ or below $V_{IL}$ and invalid if it is between $V_{IL}$ and $V_{IH}$ . For the purpose of this specification the following conditions apply (see Figure 13 above): - a) All input signal are defined as: $V_{IL} = 0.2 \bullet V_{CCIO}$ , $V_{IH} = 0.8 \bullet V_{CCIO}$ , $t_R < 10$ ns, $t_F < 10$ ns. - b) Delay times are measured from the inputs signal valid to the output signal valid. - c) Setup times are measured from the data input valid to the clock input invalid. - d) Hold times are measured from the clock signal valid to the data input invalid. Note: All timing specifications subject to change. Operative ranges STw5095 ### 9 Operative ranges #### 9.1 Absolute maximum ratings Table 6. Absolute maximum ratings | Parameter | Value | Unit | |---------------------------------------------------------------------------|-----------------------------------|------| | V <sub>CC</sub> or V <sub>CCIO</sub> to GND | -0.5 to 3.6 | V | | V <sub>CCA</sub> or V <sub>CCP</sub> to GND | -0.5 to 5 | V | | V <sub>CCLS</sub> to GND | -0.5 to 7 | V | | Voltage at analog inputs (V <sub>CCA</sub> ≤3.3V) | GND-0.5 to V <sub>CCA</sub> +0.5 | V | | Maximum power delivered to the load from LSP/N | 500 | mW | | Peak current at HPR,HPL | 100 | mA | | Current at V <sub>CCP</sub> V <sub>CCLS</sub> , GNDP | 350 | mA | | Current at any digital output | 50 | mA | | Voltage at any digital input (V <sub>CCIO</sub> ≤2.7V); limited at ± 50mA | GND-0.5 to V <sub>CCIO</sub> +0.5 | V | | Storage temperature range | -65 to 150 | °C | | Operating temperature range <sup>(1)</sup> | -30 to 85 | °C | | Electrostatic discharge voltage (Vesd) | | | | Human body model <sup>(2)</sup> | -2 to +2 | kV | | Charge device model <sup>(3)</sup> | -500 to +500 | V | in some operating conditions the temperature can be limited to 70 °C. See Loudspeaker Driver description from Section 4.9 for details. ### 9.2 Operative supply voltage Table 7. Operative power supply | Symbol | Parameter | Condition | Min. | Max. | Unit | |-------------------|-----------------------------------------------------------|---------------------------------------------------------------------|-------------|---------------------|--------| | V <sub>CC</sub> | Digital supply | | 1.71 | 2.7 | V | | V <sub>CCA</sub> | Analog supply<br>Note: V <sub>CCA</sub> ≥ V <sub>CC</sub> | A24V=0 (bit 1 in CR0)<br>A24V=1 (bit 1 in CR0) | 2.7<br>2.4 | 3.3<br>2.7 | V<br>V | | V <sub>CCIO</sub> | Digital I/O supply | D12V=0 (bit 0 in CR0)<br>D12V=1 (bit 0 in CR0) | 1.71<br>1.2 | V <sub>CC</sub> 1.8 | V<br>V | | $V_{CCP}$ | Stereo power drivers supply | | $V_{CCA}$ | 3.3 | V | | V <sub>CCLS</sub> | Mono power driver supply | | $V_{CCA}$ | 5.5 | V | | $V_{G}$ | Single supply voltage range | $V_{CC}=V_{CCA}=V_{CCIO}=V_{CCP}=V_{CCLS}$<br>A24V=1 (bit 1 in CR0) | 7.4 | 2.7 | V | <sup>2.</sup> HBM tests have been performed in compliance with JESD22-A114-B and ESD STM 5.1-2001.HBM <sup>3.</sup> CDM tests have been performed in compliance with CDM ANSI-ESDSTM5.3.1-1999 STw5095 Operative ranges #### 9.3 Power dissipation Unless otherwise specified, $V_{CCP} = V_{CCLS} = V_{CCA} = 2.7V$ to 3.3V, $V_{CCIO} = V_{CC} = 1.71V$ to 2.7V, $T_{amb} = -30^{\circ}C$ to 85°C, all analog outputs not loaded; typical characteristics are specified at $V_{CCIO} = V_{CC} = 1.8V$ , $V_{CCP} = V_{CCLS} = V_{CCA} = 2.7V$ , $T_{amb} = 25^{\circ}C$ . Table 8. Power dissipation | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |--------|--------------------------|-------------------------------|------|------------|------|----------| | POFF | Power Down Dissipation | No Master Clock<br>AMCK=13MHz | | 0.4<br>2.9 | | μW<br>μW | | PAD | Stereo ADC power | | | 26.3 | | mW | | PDA | Stereo DAC power | | | 23.3 | | mW | | PDAAD | Stereo ADC+DAC power | | | 46.9 | | mW | | PAA | Stereo Analog Path power | | | 13.8 | | mW | #### 9.4 Typical power dissipation $T_{amb}$ = 25°C; analog supply: $V_{CCP}$ = $V_{CCLS}$ = $V_{CCA}$ = 2.7V; digital supply: $V_{CCIO} = V_{CC} = 1.8V$ Full scale signal in every path, $20k\Omega$ load at analog outputs. Table 9. Typical power dissipation - No master clock | N. | Function | CR0-CR2<br>setting | Other settings | Supply | Current | Power | |----|-----------------------------------|------------------------------------|----------------------|--------------------------------------|--------------------|----------------------------------------------| | 1 | Power Down | CR0=0x00<br>CR1=0x00<br>CR2=0x00 | | Analog:<br>Digital:<br><b>Total:</b> | 0.02 μA<br>0.20 μA | 0.05 μW<br>0.36 μW<br><b>0.41</b> μ <b>W</b> | | 2 | Stereo analog path (Mic-LO) | CR0=0xD0<br>CR1=0x0C<br>CR2=0xC0 | MICLO=1<br>MICSEL=2 | Analog:<br>Digital:<br><b>Total:</b> | 4.3 mA<br>2.0 μA | 11.6 mW<br>0.0 mW<br><b>11.6 mW</b> | | 3 | Stereo analog path (Mic-Mixer-LO) | CR0=0xD0;<br>CR1=0x0C;<br>CR2=0xC3 | MIXMIC=1<br>MICSEL=2 | Analog:<br>Digital:<br><b>Total:</b> | 5.4 mA<br>2.0 μA | 14.6 mW<br>0.0 mW<br><b>14.6 mW</b> | Operative ranges STw5095 Table 10. Typical power dissipation - Master clock AMCK = 13 MHz | N. | Function | CR0-CR2<br>setting | Other settings | Supply | Current | Power | |----|------------------------------------------------|----------------------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------|----------------------------|-----------------------------------------------| | 4 | Power Down | CR0=0x00<br>CR1=0x00<br>CR2=0x00 | | Analog:<br>Digital:<br><b>Total:</b> | 0.02 μA<br>2.20 μA | 0.05 μW<br>3.96 μW<br><b>4.01</b> μ <b>W</b> | | 5 | Stereo ADC | CR0=0xE8<br>CR1=0xCC<br>CR2=0x00 | MICSEL=1<br>ADMIC=1 | Analog:<br>Digital:<br><b>Total</b> : | 7.9 mA<br>2.8 mA | 21.3 mW<br>5.0 mW<br><b>26.3 mW</b> | | 6 | Stereo DAC | CR0=0xE8<br>CR1=0x30<br>CR2=0x33 | MIXDAC=1 | Analog:<br>Digital:<br><b>Total:</b> | 6.1 mA<br>3.8 mA | 16.5 mW<br>6.8 mW<br><b>23.3 mW</b> | | 7 | Stereo analog path (Mic-LO) | CR0=0xE8<br>CR1=0x0C<br>CR2=0xC0 | MICLO=1<br>MICSEL=2 | Analog:<br>Digital:<br><b>Total:</b> | 4.8 mA<br>0.8 mA | 13.0 mW<br>1.4 mW<br><b>13.8 mW</b> | | 8 | Stereo ADC<br>Stereo DAC | CR0=0xE8<br>CR1=0xFC<br>CR2=0x33 | MICSEL=2<br>ADMIC=1<br>MIXDAC=1 | Analog:<br>Digital:<br><b>Total:</b> | 13.5 mA<br>5.8 mA | 36.5 mW<br>10.4 mW<br><b>46.9 mW</b> | | 9 | Stereo ADC<br>Stereo DAC<br>Stereo analog path | CR0=0xE8<br>CR1=0xFF<br>CR2=0xF3 | LINSEL=2; MICSEL=2<br>ADLIN=1;MIXDAC=1<br>MICLO=1 | Analog:<br>Digital:<br><b>Total:</b> | 15.2 mA<br>5.8 mA | 41.0 mW<br>10.4 mW<br><b>51.4 mW</b> | | 10 | Voice TX+RX | CR0=0xE8<br>CR1=0xA8<br>CR2=0x06 | MICSEL=2;<br>LSMODE=2<br>ADMIC=1 MIXDAC=1<br>ADVOICE=1<br>DAVOICE=1 | V <sub>CCA</sub> ,V <sub>CCP</sub> :<br>V <sub>CCLS</sub> :<br>Digital<br><b>Total:</b> | 6.8 mA<br>1.3 mA<br>2.5 mA | 18.4 mW<br>5.5 mW<br>4.5 mW<br><b>28.4 mW</b> | ### 10 Electrical characteristics Unless otherwise specified, $V_{CCIO}$ = 1.71 V to 2.7 V, $T_{amb}$ = -30°C to 85°C; typical characteristic are specified at $V_{CCIO}$ = 2.0 V, $T_{amb}$ = 25°C; all signals are referenced to GND. ### 10.1 Digital interfaces Table 11. Digital interfaces electrical characteristics | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |-----------------|---------------------------------------------|-----------------------------------------------------------------------------|--------------------------------------------------|------|------------------------------------------------|--------| | V <sub>IL</sub> | Input low voltage | All digital inputs DC AC | | | 0.3•V <sub>CCIO</sub><br>0.2•V <sub>CCIO</sub> | V<br>V | | V <sub>IH</sub> | Input high voltage | All digital inputs, DC AC | 0.7•V <sub>CCIO</sub><br>0.8•V <sub>CCIO</sub> | | | V<br>V | | V <sub>OL</sub> | Output low voltage | All digital outputs $I_L = 10\mu A$<br>$I_L = 2\mu A$ | | | 0.1<br>0.4 | V<br>V | | V <sub>OH</sub> | Output high voltage | All digital outputs $I_L = 10\mu A$ $I_L = 2\mu A$ | V <sub>CCIO</sub> -0.1<br>V <sub>CCIO</sub> -0.4 | | | V<br>V | | I <sub>IL</sub> | Input low current | Any digital input,<br>GND < V <sub>IN</sub> < V <sub>IL</sub> | -1 | | 1 | μА | | I <sub>IH</sub> | Input high current | Any digital input,<br>V <sub>IH</sub> < V <sub>IN</sub> < V <sub>CCIO</sub> | -1 | | 1 | μА | | l <sub>OZ</sub> | Output current in high impedance (Tristate) | Tristate outputs | -1 | | 1 | μА | Note: See Figure 13: A.C. testing input-output waveform on page 51. ### 10.2 AMCK with sinusoidal input Table 12. AMCK with sinusoidal input | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |-------------------|-------------------------------|---------------------|------|------|-------------------|----------| | C <sub>AMCK</sub> | Minimum External Capacitance | AMCKSIN=1, see CR30 | 100 | | | pF | | V <sub>AMCK</sub> | AMCK sinusoidal voltage swing | AMCKSIN=1, see CR30 | 0.5 | | V <sub>CCIO</sub> | $V_{PP}$ | Electrical characteristics STw5095 ### 10.3 Analog interfaces Table 13. Analog interfaces | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |--------------------|----------------------------------------------------------------|--------------------------------------------------------|------|-------|-----------|----------| | I <sub>MIC</sub> | MIC input leakage | GND< V <sub>MIC</sub> < V <sub>CCA</sub> | -100 | | +100 | μΑ | | R <sub>MIC</sub> | MIC input resistance | | 30 | 50 | | kΩ | | R <sub>LIN</sub> | Line in input resistance | | 30 | | | kΩ | | R <sub>LHP</sub> | Headphones (HP) drivers load resistance | HPL, HPR to GNDP or VCMHP | 14.4 | 16/32 | | Ω | | C <sub>LHP</sub> | Headphones (HP) drivers load capacitance | HPL, HPR to GNDP or VCMHP | | | 50<br>50* | pF<br>nF | | R <sub>LLS</sub> | Loudspeaker (LS)<br>differential driver load<br>resistance | LSP to LSN | 6.4 | 8 | | Ω | | C <sub>LLS</sub> | Loudspeaker (LS)<br>differential driver load<br>capacitance | LSP to LSN | | | 50<br>50* | pF<br>nF | | V <sub>OFFLS</sub> | Differential offset voltage at LSP, LSN | $R_L = 50\Omega$ | -50 | | +50 | mV | | R <sub>LOL</sub> | Line out (OL) diff./single-<br>ended driver load<br>resistance | OLP/ORP to OLN/ORN or<br>OLP/ORP to GND<br>(decoupled) | 1 | | | kΩ | <sup>\*</sup> with series resistor ### 10.4 Headset plug-in and push-button detector Table 14. Headset plug-in and push-button detector | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |------------------|-----------------------------|-----------------|-----------------------|------|---------------------|------| | $HD_{VL}$ | Plug-in detected | Voltage at HDET | | | V <sub>CCA</sub> -1 | V | | HD <sub>VH</sub> | Plug-in undetected | Voltage at HDET | V <sub>CCA</sub> -0.5 | | | V | | HD <sub>H</sub> | Plug-in detector hysteresis | | | 100 | | mV | | PB <sub>VL</sub> | Push-button pressed | Voltage at HDET | | | 0.5 | V | | PB <sub>VH</sub> | Push-button released | Voltage at HDET | 1 | | | V | | PB <sub>D</sub> | Push-button de-bounce time | | 15 | | 50 | ms | ### 10.5 Microphone bias Table 15. Microphone bias | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |-------------------------------------------|------------------------------|----------------------|----------|------|------|----------| | V <sub>MBIAS</sub> | MBIAS output voltage | | 1.95 | 2.1 | 2.25 | V | | I <sub>MBIAS</sub> | MBIAS output current | From MBIAS to ground | | | 1.1 | mA | | R <sub>MBIAS</sub> | MBIAS output load | | 3.5 | | | kΩ | | C <sub>MBIAS</sub> | MBIAS output capacitance | | | | 150 | pF | | PSR <sub>MB4</sub><br>PSR <sub>MB20</sub> | MBIAS power supply rejection | f<4kHz<br>f<20kHz | 60<br>50 | | | dB<br>dB | ### 10.6 Power supply rejection ratio Table 16. Power supply ratio | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |---------------------------------------------------------------|------------------------|--------------------------------------------------------------------------------------|------|----------------|------|----------------| | PSR <sub>L20</sub><br>PSR <sub>L200</sub> | PSRR V <sub>CCLS</sub> | Each output(LSP, LSN)<br>f<20kHz<br>f<200kHz | | 65<br>47 | | dB<br>dB | | PSR <sub>PH</sub><br>PSR <sub>POS</sub><br>PSR <sub>POD</sub> | PSRR V <sub>CCP</sub> | Headphones f<20kHz<br>Line out single ended f<20kHz<br>Line out differential f<20kHz | | 65<br>65<br>65 | | dB<br>dB<br>dB | | PSR <sub>AM</sub><br>PSR <sub>AL</sub> | PSRR V <sub>CCA</sub> | Mic input f<20kHz<br>Line In f<20kHz | | 50<br>50 | | dB<br>dB | ### 10.7 LS gain limiter Table 17. LS gain limiter | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |---------------------|--------------------------------------------|---------------------------|------|------|------|------| | -, | | | | - 7 | | | | VLS <sub>LIMH</sub> | High voltage at V <sub>CCLS</sub> (VLSH=1) | V <sub>CCLS</sub> raising | | 4.2 | | V | | VLS <sub>LIML</sub> | Low voltage at V <sub>CCLS</sub> (VLSH=0) | V <sub>CCLS</sub> falling | | 4.0 | | > | | VLS <sub>LIMD</sub> | V <sub>CCLS</sub> Hysteresis | | | 200 | | mV | Note: See CR32 for VLSH definition. See Loudspeaker driver description in *Section 4.9* for details. ### 11 Analog input/output operative ranges ### 11.1 Analog levels Table 18. Reference full scale analog levels | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |--------|------------------------------|--------------------------------|------|------------|------|---------------------------------------------| | | 0dBFS level | 2.7V < V <sub>CCA</sub> < 3.3V | | 12<br>4 | | $\frac{\mathrm{dBV_{pp}}}{\mathrm{V_{pp}}}$ | | | 0dBFS level low voltage mode | 2.4V < V <sub>CCA</sub> < 2.7V | | 10<br>3.18 | | dBV <sub>pp</sub><br>V <sub>pp</sub> | ### 11.2 Microphone input levels Analog supply range: 2.7 V < V<sub>CCA</sub> < 3.3 V Table 19. Absolute levels at pins connected to preamplifiers | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |--------|-----------------------------------------------|---------------------|-------------|----------------|------|-------------------------------------------------------------------------------------| | | Overload level, single ended | MIC gain = 0 to 6dB | | 707<br>2<br>-6 | | $\begin{array}{c} {\sf mV}_{\sf RMS} \\ {\sf V}_{\sf pp} \\ {\sf dBFS} \end{array}$ | | | Overload level,single ended, versus MIC gain | MIC gain > 6dB | -(MIC_Gain) | | | dBFS | | | Overload level, differential | MIC gain = 0dB | | 1.41<br>4<br>0 | | mV <sub>RMS</sub><br>V <sub>pp</sub><br>dBFS | | | Overload level, differential, versus MIC gain | MIC gain > 0dB | _ | -(MIC_Gain) | | | Note: When 2.4 V < $V_{CCA}$ < 2.7 V, voltage values are reduced by 2dB. ### 11.3 Line input levels Analog supply range: 2.7 V < V<sub>CCA</sub> < 3.3 V Table 20. Absolute levels at pins connected to the line-in amplifiers | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |--------|---------------------------------------------------|--------------------------------|----------------------|----------------|------|-----------------------------------------------------------------------------| | | Overload level, single ended | Line in gain from -20dB to 6dB | | 707<br>2<br>-6 | | mV <sub>RMS</sub><br>V <sub>pp</sub><br>dBFS | | | Overload level (single ended) versus line in gain | Line in gain > 6dB | -(Line_In_Gain) | | | dBFS | | | Overload level (differential) | Line in gain from -20dB to 0dB | | 1.41<br>4<br>0 | | $\begin{array}{c} {\sf mV_{RMS}} \\ {\sf V_{pp}} \\ {\sf dBFS} \end{array}$ | | | Overload level (differential) versus line in gain | Line in gain > 0dB | l<br>_(Line_In_Gain) | | | dBFS | Note: When 2.4 V < $V_{CCA}$ < 2.7 V, the values are reduced by 2dB ### 11.4 Line output levels Analog supply range: 2.7 V < V $_{CCA}$ < 3.3 V Table 21. Absolute levels at OLP/OLN, ORP/ORN | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |--------|----------------------------|---------------------------------------|------|----------------|------|----------------------------------------------------------------------------------------------| | | Output level, single ended | 0 dB gain<br>Full scale digital input | | 707<br>2<br>-6 | | $\begin{array}{c} {\sf mV_{RMS}} \\ {\sf V_{pp}} \\ {\sf dBFS} \end{array}$ | | | Output level, differential | 0 dB gain<br>Full scale digital input | | 1.41<br>4<br>0 | | $\begin{array}{c} \text{mV}_{\text{RMS}} \\ \text{V}_{\text{pp}} \\ \text{dBFS} \end{array}$ | Note: When 2.4 V < V<sub>CCA</sub> < 2.7 V, the values are reduced by 2dB ### 11.5 Power output levels HP Analog supply range: $2.7 \text{ V} < \text{V}_{\text{CCA}} < 3.3 \text{ V}$ Table 22. Absolute levels at HPL - HPR | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |--------|---------------------------------|---------------------------------------|------|----------------|------|-----------------------------------------------------------------------------| | | Output level | -6dB gain Full scale digital input | | 707<br>2<br>-6 | | $\begin{array}{c} {\rm mV_{RMS}} \\ {\rm V_{pp}} \\ {\rm dBFS} \end{array}$ | | | Max output power <sup>(1)</sup> | 16 Ω load<br>V <sub>CCP</sub> > 3.2 V | 40 | | | mW | Note: When 2.4 V < V<sub>CCA</sub> < 2.7 V, the values are reduced by 2dB #### 11.6 Power output levels LS Analog supply range: 2.7 V < V $_{CCA}$ < 3.3 V Table 23. Absolute levels at LSP - LSN (differential) | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |--------|---------------------------------|---------------------------------------|------|----------------|------|---------------------------------------------| | | Output level | 0 dB gain<br>Full scale digital input | | 1.41<br>4<br>0 | | V <sub>RMS</sub><br>V <sub>pp</sub><br>dBFS | | | Max output power <sup>(1)</sup> | 8 Ω load<br>V <sub>CCLS</sub> > 4V | 500 | | | mW | <sup>1.</sup> In some operating conditions the maximum output power can be limited. See "Section 9.1: Absolute maximum ratings" and "Loudspeaker Driver" description from Section 4.9: Analog output drivers for details. Note: When 2.4 V < $\rm V_{CCA}$ < 2.7 V, the values are reduced by 2dB # 12 Stereo audio ADC specifications Typical measures-V\_{CCA}=V\_{CCP}=V\_{CCLS}=2.7V; V\_{CCIO}=V\_{CC}=1.8 V; T\_{amb}=25^{\circ} C;13 MHz AMCK Table 24. Stereo audio ADC specifications | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |-------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------|----------|-------------------------------|--------|----------------------| | ADN | Resolution | | | | 20 | Bits | | ADDRM<br>ADDRLI | Dynamic range | 20Hz to 20kHz, A-weighted<br>Measured at -60dBFS<br>MIC input, 21dB gain<br>Line-In, 0dB gain | 87<br>89 | 91<br>93 | | dB<br>dB | | ADSNA<br>ADSN | Signal to noise ratio | Max level at MIC input, 21dB gain A-weighted Unweighted (20 Hz to 20 kHz) | | 90<br>86 | | dB<br>dB | | | Input referred ADC noise | A-weighted Mic input 0dB Gain Mic input 21dB Gain Mic input 39dB Gain Line in input 0dB Gain Line in input 18dB Gain | | 37<br>3.3<br>1.9<br>30<br>7.5 | | μV<br>μV<br>μV<br>μV | | ADTHD | Total harmonic distortion | Max level at MIC input,<br>21dB gain | | 0.001 | 0.003 | % | | | Deviation from linear phase | Measurement bandwidth 20Hz to 20kHz, Fs= 48kHz. Combined digital and analog filter characteristics | | | 1 | Deg | | ADf <sub>PB</sub> | Passband | Combined digital and analog filter characteristics AD96K=0 | 0 | | 0.45Fs | kHz | | | Passband ripple | Combined digital and analog filter characteristics AD96K=0 | | | 0.2 | dB | | ADf <sub>SB</sub> | Stopband | Combined digital and analog filter characteristics AD96K=0 | 0.55Fs | | | kHz | | | Stopband<br>Attenuation | Measurement bandwidth up to 3.45Fs. Combined digital and analog filter characteristics, AD96K=0 | 60 | | | dB | | ADt <sub>gd</sub> | Group delay | Audio filters, 96kHz FS<br>Audio filters, 48kHz FS<br>Audio filters, 8kHz FS | | 0.11<br>0.4<br>2.6 | | ms<br>ms<br>ms | | | Interchannel isolation | | | 90 | | dB | | | Interchannel gain mismatch | | | | 0.2 | dB | | | Gain error | | | | 0.5 | dB | Note: When 2.4 V < $\rm V_{CCA}$ < 2.7 V, the values are reduced by 2dB ## 13 Stereo audio DAC specifications Typical measures - $V_{CCA} = V_{CCP} = V_{CCLS} = 2.7V$ ; $V_{CCIO} = V_{CC} = 1.8V$ ; $T_{amb} = 25^{\circ}$ C;13MHz AMCK Table 25. Stereo audio DAC specifications | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |-------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--------|----------------------|--------|----------------------| | DAN | Resolution | | | | 20 | Bits | | DADR | Dynamic range | 20Hz to 20kHz, A-weighted. Measured at -60dBFS Differential line out Single-ended line out HPL/HPR to GND or VCMHP LSP-LSN | 92 | 95<br>93<br>94<br>94 | | dB<br>dB<br>dB<br>dB | | DASNA<br>DASN | Signal to noise ratio | 2Vpp output<br>HPL, HPR gain set to -6dB, 16Ω load<br>A-weighted<br>Unweighted (20 Hz to 20 kHz) | | 94<br>90 | | dB<br>dB | | DATHDL | Total harmonic distortion Worst case load | 2V <sub>pp</sub> output<br>HPL, HPR gain set to -6dB, 16Ω load | | 0.02 | 0.04 | % | | DATHD | Total harmonic distortion | 2V <sub>pp</sub> output,<br>HPL, HPR gain set to -6dB, 1kΩ load | | 0.004 | | % | | | Deviation from linear phase | Measurement bandwidth 20Hz to 20kHz, Fs= 48kHz. Combined digital and analog filter characteristics | | | 1 | Deg | | DAf <sub>PB</sub> | Passband | Combined digital and analog filter characteristics, DA96K=0 | 0 | | 0.45Fs | kHz | | | Passband ripple | Combined digital and analog filter characteristics, DA96K=0 | | | 0.2 | dB | | DAf <sub>SB</sub> | Stopband | Combined digital and analog filter characteristics, DA96K=0 | 0.55Fs | | | kHz | | | Stopband attenuation | Measurement bandwidth up to 3.45Fs. Combined digital and analog filter characteristics, DA96K=0 | 50 | | | dB | | TSF | Transient suppression filter cut-off frequency | | 15 | | 23 | Hz | | | Out of band noise | Measurement bandwidth 20 kHz to 100 kHz. Zero input signal | | -85 | | dBr | | DAt <sub>gd</sub> | Group delay | Audio filters, 96kHz FS<br>Audio filters, 48kHz FS<br>Audio filters, 8kHz FS | | 0.09<br>0.4<br>2.6 | | ms<br>ms<br>ms | Table 25. Stereo audio DAC specifications | Symbol | Parameter | Test Con | dition | Min. | Тур. | Max. | Unit | |--------|----------------------------|-----------|----------------------------------|------|-----------|------|----------| | | Interchannel isolation | | R, HPL unloaded<br>h 16Ωto VCMHP | | 100<br>60 | | dB<br>dB | | | Interchannel gain mismatch | | | | | 0.2 | dB | | | Gain error | | | | | 0.5 | dB | | SUT | Startup time from power up | FS=48 kHz | Line out<br>HPL/R out | | 1<br>10 | | ms<br>ms | Note: When 2.4 V < $V_{CCA}$ < 2.7 V, values are reduced by 2 dB # 14 AD to DA mixing (sidetone) specifications $\textit{Typical measures - V}_{CCA} = \textit{V}_{CCP} = \textit{V}_{CCLS} = 2.7 \textit{V}; \ \textit{V}_{CCIO} = \textit{V}_{CC} = 1.8 \textit{V}; \ \textit{T}_{amb} = 25^{\circ} \, \textit{C}; 13 \text{MHz AMCK}$ Table 26. AD to DA mixing (sidetone) specifications | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |--------|----------------------------------|-----------------------------------|------|------|------|------| | STDEL | AD to DA mixing (sidetone) delay | Valid for audio and voice filters | | 5 | 10 | μs | ### 15 Stereo analog-only path specifications Measured at differential line-out, ENOSC=1, No master clock. Typical measures at $V_{CCA}=V_{CCP}=V_{CCLS}=2.7V$ ; $V_{CCIO}=V_{CC}=1.8V$ ; Tamb=25° C Table 27. Stereo analog-only path specifications | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |---------------|---------------------------|-------------------------------------------------------------------------------|------|----------------|--------------|----------| | AADRM | D | 20Hz to 20kHz, A-weighted.<br>Measured at -60dBFS | | | | | | AADRLI | Dynamic range | MIC input, 21dB gain | 90 | 95 | | dB | | | | Line-In, 0dB gain | 90 | 97 | | dB | | AASNA<br>AASN | Signal to noise ratio | Max level at line-in input, 0dB gain, A-weighted Unweighted (20 Hz to 20 kHz) | | 97<br>94 | | dB<br>dB | | AATHD | Total harmonic distortion | 1kHz @ 0dBFS<br>MIC input, 21dB gain<br>Line-in input, 0dB gain | | 0.003<br>0.004 | 0.01<br>0.02 | %<br>% | Note: When 2.4V<V $_{\mbox{CCA}}\mbox{<2.7V},$ the values are reduced by 2dB. # 16 ADC (TX) and DAC (RX) specifications with voice filters selected $\textit{Typical measures - V}_{CCA} = \textit{V}_{CCP} = \textit{V}_{CCLS} = 2.7 \textit{V}; \ \textit{V}_{CCIO} = \textit{V}_{CC} = 1.8 \textit{V}; \ \textit{T}_{amb} = 25^{\circ} \, \textit{C}; 13 \text{MHz AMCK}$ Table 28. ADC and DCA specifications with voice filters selected | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |--------|-----------------------|---------------------------------------------------------|------|--------|------|------| | | | 300Hz to 3.4kHz; 1kHz @ -60dBFS | | | | | | TXDR | Dynamic range | TX Path, MIC input, 21dB gain | 86 | 89 | | dB | | RXDR | | RX Path, LS Output, 0dB gain | 83 | 86 | | dB | | | | 300Hz to 3.4kHz; 1kHz @ 0dBFS | | | | | | TXSN | Signal to noise ratio | TX Path, MIC input, 21dB gain | | 88 | | dB | | RXSN | | RX Path, LS Output, 0dB gain | | 86 | | dB | | | | 1kHz @ 0dBFS | | | | | | THD | THD | TX Path, MIC input, 21dB gain | | <0.001 | | % | | | | RX Path, LS Output, 0dB gain | | 0.005 | | % | | | | f=60Hz | | | -30 | dB | | | | f=100Hz | | | -24 | dB | | | | f=200Hz | | | -6 | dB | | | | f=300Hz | -1.5 | | 0.5 | dB | | TXG | TX gain mask | f=400Hz-3000Hz | -0.5 | | 0.5 | dB | | | | f=3400Hz | -1.5 | | 0.0 | dB | | | | f=4000H | | | -14 | dB | | | | f=4600Hzz | | | -35 | dB | | | | f=8000Hz | | | -47 | dB | | | | f=60Hz | | | -20 | dB | | | | f=100Hz | | | -12 | dB | | | | f=200Hz | | | -2 | dB | | RXG | RX gain mask | f=300Hz | -1.5 | | 0.5 | dB | | 10.00 | Tox gair maon | f=400Hz-3000Hz | -0.5 | | 0.5 | dB | | | | f=3400Hz | -1.5 | | 0.0 | dB | | | | f=4000Hz | | | -14 | dB | | | | f=5000Hz | | | -50 | dB | | | RX out of band noise | Measurement bandwidth 4kHz to 100kHz. Zero input signal | | -85 | | dBr | | | Group delay | TX path | | 0.32 | | ms | | | Group delay | RX path | | 0.28 | | ms | Note: When 2.4V<V $_{\mbox{CCA}}\mbox{<2.7V},$ the values are reduced by 2dB ### 17 Typical performance plots Figure 14. Bass treble control, de-emphasis filter Gain error < 0.1dB. Filter characteristics at Fs=44.1kHz are plotted Figure 16. ADC audio path measured filter Figure 16. ADC audio path measured filte response Figure 18. DAC digital audio filter characteristics Figure 15. Dynamic compressor transfer function Figure 17. ADC in band audio path measured filter response Figure 19. DAC in band digital audio filter characteristics Figure 20. ADC 96 kHz audio path measured filter response The plot is extended down to 5 Hz to show the high pass filter implemented in the ADC 96 kHz sample rate, 96 kHz audio filter selected signal from Mic input Figure 22. ADC voice TX path measured filter Figure 23. ADC voice TX path measured inresponse Figure 24. DAC voice (RX) digital filter characteristics Figure 21. ADC 96 kHz audio in-band measured filter response band filter response Figure 25. DAC voice (RX) in-band digital filter characteristics #### Figure 26. ADC path FFT Figure 27. ADC S/N versus input-level **DAC** path FFT Figure 28. Both channels active **DAC S/N versus input-level** Figure 29. Figure 30. **Analog path FFT** Figure 31. Analog path S/N versus input-level #### **Application schematics** 18 Package outline STw5095 ### 19 Package outline Table 29. Package dimensions (mm) | Ref. | Min. | Тур. | Max. | |------------------|-------|-------|----------------------| | A <sup>(1)</sup> | 1.010 | | 1.200 <sup>(2)</sup> | | A1 | 0.150 | | | | A2 | | 0.820 | | | b | 0.250 | 0.300 | 0.350 | | D | 4.850 | 5.000 | 5.150 | | D1 | | 3.500 | | | E | 4.850 | 5.000 | 5.150 | | E1 | | 3.500 | | | е | 0.450 | 0.500 | 0.550 | | f | 0.600 | 0.750 | 0.900 | | ddd | | | 0.080 | - 1. The total profile height is measured from the seating plane to the top of the component. - 2. Max mounted height is 1.12mm.Based on a 0.28mm ball pad diameter. Solder paste is 0.15mm thickness and 0.28mm diameter. Figure 33. Package mechanical data Note: 1 The terminal A1 corner must be identified on the top surface by using a corner chamfer, ink or metallized markings, or other feature of package body or integral heatslug. A distinguishing feature is allowable on the bottom surface of the package to identify the terminal A1 corner. Exact shape of each corner is optional. ## 20 Ordering information Table 30. Order codes | Part Number | Package | Packing | |-------------|----------|---------------| | STw5095 | TFBGA 64 | Tray | | STw5095T | TFBGA 64 | Tape and reel | ### 21 Revision history Table 31. Document revision history | Date | Revision | Changes | |-------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0.8-Nov-2005 1 | | Initial release. | | 16-May-2006 2 Section 4.3: F<br>Table 25: Stell | | Document status update to final datasheet. Section 4.3: Power up - Added details about general power up bit. Table 25: Stereo audio DAC specifications - Update of minimum value for dynamic range at differential line out. | | 23-Apr-2007 3 | | Updated PAD, PDA and PDAAD in <i>Table 8: Power dissipation</i> . Updated PSRpos, PSRpod and PSRal in <i>Table 16: Power supply ratio</i> . Updated IMBIAS value in <i>Table 15: Microphone bias</i> . Added Electrostatic discharge voltage and updated the minimum storage temperature value in <i>Table 6: Absolute maximum ratings</i> . | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2007 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com